Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Shunichi Kuromaru is active.

Publication


Featured researches published by Shunichi Kuromaru.


IEEE Journal of Solid-state Circuits | 2002

A 27-MHz/54-MHz 11-mW MPEG-4 video decoder LSI for mobile applications

Takashi Hashimoto; Masahiro Ohashi; Masatoshi Matsuo; Shunichi Kuromaru; Toshihiro Moriiwa; Mana Hamada; Yuji Sugisawa; Hiroto Tomita; Masashi Hoshino; Tsuyoshi Nakamura; Kenichi Ishida; Kazuhiro Watada; Taro Fukunaga; Junji Michiyama

A very low-power MPEG-4 video decoder LSI for mobile applications is presented. A 27-MHz 16-b DSP with a vector pipeline architecture, four 27-MHz dedicated hardware engines for accelerating MPEG-4 visual SP@L1 decoding and post video processing, 896 Kb of embedded SRAM for storing reference images and bitstreams, and three peripheral blocks are integrated together on a single chip. The architecture of the DSP is optimized in terms of power consumption and performance. MPEG-4 visual SP@L1 decoding and post-video processing at low operating frequencies are realized using a hybrid architecture consisting of the DSP and the dedicated hardware engines. Clock gating is used extensively to reduce the power consumption of the processor. The processor has high reusability because it does not use process-dependent technology such as V/sub DD/-hopping and variable threshold voltages. The chip is implemented using 0.18-/spl mu/m CMOS technology. Its die area is 37 mm/sup 2/ and the power consumption is 11 mW at 1.5 V.


Archive | 1999

PROCESSOR AND IMAGE PROCESSING DEVICE

Shunichi Kuromaru; Mana Hamada; Tomonori Yonezawa; Masatoshi Matsuo; Tsuyoshi Nakamura; Masahiro Oohashi


Archive | 1999

Address generating apparatus and motion vector detector

Mana Hamada; Shunichi Kuromaru; Tomonori Yonezawa


Archive | 1999

Filter arithmetic device

Tsuyoshi Nakamura; Masahiro Oohashi; Shunichi Kuromaru


Archive | 1999

Deblocking filter arithmetic apparatus and deblocking filter arithmetic method

Masahiro Oohashi; Shunichi Kuromaru; Tsuyoshi Nakamura; Hiroki Ootsuki


Archive | 1999

Address generating device and moving vector detecting device

Mana Hamada; Shunichi Kuromaru; Tomonori Yonezawa


Archive | 1999

Video processing apparatus for performing address generation and control, and method therefor

Yasuo Kohashi; Toshihiro Moriiwa; Shunichi Kuromaru; Hiromasa Nakajima; Tomonori Yonezawa; Miki Arita


Archive | 1999

Conditional vector operation method and device thereof

Mana Hamada; Shunichi Kuromaru; Tomonori Yonezawa; Tsuyoshi Nakamura


Archive | 1999

Conditional vector arithmetic method and conditional vector arithmetic unit

Mana Hamada; Shunichi Kuromaru; Tomonori Yonezawa; Tsuyoshi Nakamura


Archive | 1999

Device for deblocking filter operation and method for deblocking filter operation

Masahiro Oohashi; Shunichi Kuromaru; Tsuyoshi Nakamura; Hiroki Ootsuki

Collaboration


Dive into the Shunichi Kuromaru's collaboration.

Researchain Logo
Decentralizing Knowledge