Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Toshihiro Moriiwa is active.

Publication


Featured researches published by Toshihiro Moriiwa.


IEEE Journal of Solid-state Circuits | 2002

A 27-MHz/54-MHz 11-mW MPEG-4 video decoder LSI for mobile applications

Takashi Hashimoto; Masahiro Ohashi; Masatoshi Matsuo; Shunichi Kuromaru; Toshihiro Moriiwa; Mana Hamada; Yuji Sugisawa; Hiroto Tomita; Masashi Hoshino; Tsuyoshi Nakamura; Kenichi Ishida; Kazuhiro Watada; Taro Fukunaga; Junji Michiyama

A very low-power MPEG-4 video decoder LSI for mobile applications is presented. A 27-MHz 16-b DSP with a vector pipeline architecture, four 27-MHz dedicated hardware engines for accelerating MPEG-4 visual SP@L1 decoding and post video processing, 896 Kb of embedded SRAM for storing reference images and bitstreams, and three peripheral blocks are integrated together on a single chip. The architecture of the DSP is optimized in terms of power consumption and performance. MPEG-4 visual SP@L1 decoding and post-video processing at low operating frequencies are realized using a hybrid architecture consisting of the DSP and the dedicated hardware engines. Clock gating is used extensively to reduce the power consumption of the processor. The processor has high reusability because it does not use process-dependent technology such as V/sub DD/-hopping and variable threshold voltages. The chip is implemented using 0.18-/spl mu/m CMOS technology. Its die area is 37 mm/sup 2/ and the power consumption is 11 mW at 1.5 V.


Archive | 2001

Image output device and image output control method

Masayoshi Tojima; Toshihiro Moriiwa; Masatoshi Matsuo


Archive | 1998

System for indicating status of a buffer based on a write address of the buffer and generating an abort signal before buffer overflows

Masahiro Ohashi; Takashi Yamamoto; Toshihiro Moriiwa


Archive | 2001

Device and method for outputting image

Katsuyoshi Higashijima; Masatoshi Matsuo; Toshihiro Moriiwa; 勝義 東島; 昌俊 松尾; 俊博 森岩


Archive | 1999

Video processing apparatus for performing address generation and control, and method therefor

Yasuo Kohashi; Toshihiro Moriiwa; Shunichi Kuromaru; Hiromasa Nakajima; Tomonori Yonezawa; Miki Arita


Archive | 2003

Image processor, data embedding method and internal information monitoring system

Toshihiro Moriiwa; Takeshi Nakamura; 中村 剛; 俊博 森岩


IEICE Transactions on Electronics | 2003

A 90 mW MPEG-4 Video Codec LSI with the Capability for Core Profile(Integrated Electronics)

Takashi Hashimoto; Shunichi Kuromaru; Masayoshi Toujima; Yasuo Kohashi; Masatoshi Matsuo; Toshihiro Moriiwa; Masahiro Ohashi; Tsuyoshi Nakamura; Mana Hamada; Yuji Sugisawa; Miki Kuromaru; Tomonori Yonezawa; Satoshi Kajita; Takahiro Kondo; Hiroki Otsuki; Kohkichi Hashimoto; Hiromasa Nakajima; Taro Fukunaga; Hiroaki Toida; Yasuo Iizuka; Hitoshi Fujimoto; Junji Michiyama


Archive | 2002

22.1 A 27MHz 11.1mW MPEG-4 Video Decoder LSI for Mobile Application

Masahiro Ohashi; Takashi Hashimoto; Shunichi Kuromaru; Toshihiro Moriiwa; Mana Hamada; Yuji Sugisawa; Miki Arita; Hiroto Tomita; Masashi Hoshino; Hiroshi Miyajima; Kenichi Ishida; Tomoo Kimura; Yasuo Kohashi; Akihiko Inoue; Hitoshi Fujimoto; Kazuhiro Watada; Takahiro Nishi; Hiroyuki Ito; Junji Michiyama


Archive | 2001

Capability for Core Profile

Takashi Hashimoto; Shunichi Kuromaru; Masatoshi Matsuo; Toshihiro Moriiwa; Kenichi Ishida; Satoshi Kajita; Masayoshi Toujima; Tsuyoshi Nakamura; Mana Hamada; Takahiro Kondo; Kohkichi Hashimoto; Yuji Sugisawa; Miki Arita; Hiromasa Nakajima; Hitoshi Fujimoto; Junji Michiyama; Yasuo Iizuka; Hiroyuki Komori; Shintaro Nakatani; Hiroaki Toida; Hiroyuki Ito; Takeshi Yukitake


Archive | 1999

Dispositif de traitement d'image

Yasuo Kohashi; Toshihiro Moriiwa; Masayoshi Tojima; Shunichi Kuromaru; Masahiro Oohashi

Collaboration


Dive into the Toshihiro Moriiwa's collaboration.

Researchain Logo
Decentralizing Knowledge