Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Subramanyam Sripada is active.

Publication


Featured researches published by Subramanyam Sripada.


design automation conference | 2002

Automated timing model generation

Ajay J. Daga; Loa Mize; Subramanyam Sripada; Chris Wolff; Qiuyang Wu

The automated generation of timing models from gate-level netlists facilitates IP reuse and dramatically improves chip-level STA runtime in a hierarchical design flow. In this paper we discuss two different approaches to model generation, the design flows they lend themselves to and results from the application of these model generation solutions to large customer designs.


design automation conference | 2015

A timing graph based approach to mode merging

Subramanyam Sripada; Murthy Palla

With shrinking technologies and increasing design complexities, it is common to have a large number of modes (functional, scan, test and so on) and corners (PVT device and interconnect). This leads to an explosion in the number of scenarios (#modes × #corners) that need to be validated for timing. While multiple tactics are required to handle this problem, one essential way to address this is by reducing the number of modes by merging individual modes into superset modes. However, with the overriding necessity to maintain sign-off accuracy, mode merging with high merge-factor is very complex. In this paper, we propose a novel automated timing graph based approach to mode merging that is designed to meet these requirements. By construction, there is an inbuilt validation that the merged constraints correctly model the intent of original constraints. This technology is tested on large industrial designs and the results are provided.


Archive | 2004

System and method for providing distributed static timing analysis with merged results

Kayhan Kucukcakar; Steve Hollands; Brian Clerkin; Loa Mize; Qiuyang Wu; Subramanyam Sripada; Andrew J. Seigel


Archive | 2011

Determining a design attribute by estimation and by calibration of estimated value

Nahmsuk Oh; Peivand Fallah-Tehrani; Alireza Kasnavi; Subramanyam Sripada


Archive | 2007

Hierarchical signal integrity analysis using interface logic models

Subramanyam Sripada


Archive | 2011

AUTOMATIC VERIFICATION OF MERGED MODE CONSTRAINTS FOR ELECTRONIC CIRCUITS

Subramanyam Sripada; Sonia Singhal; Cho Moon


Archive | 2011

Automatic reduction of modes of electronic circuits for timing analysis

Subramanyam Sripada; Cho Moon


Archive | 2010

Parallel Parasitic Processing In Static Timing Analysis

Subramanyam Sripada; Qiuyang Wu; Patrick D. Fortner


Archive | 2015

LOOK-AHEAD TIMING PREDICTION FOR MULTI-INSTANCE MODULE (MIM) ENGINEERING CHANGE ORDER (ECO)

Seungwhun Paik; Nahmsuk Oh; Subramanyam Sripada; Rupesh Nayak


Archive | 2014

Simplifying Modes of an Electronic Circuit by Reducing Constraints

Ajit Sequeira; Subramanyam Sripada; Subrahmanya Narasimha Murthy Palla

Collaboration


Dive into the Subramanyam Sripada's collaboration.

Researchain Logo
Decentralizing Knowledge