Tae Gyu Chang
Chung-Ang University
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Tae Gyu Chang.
The Scientific World Journal | 2014
Jubayer Jalil; Mamun Bin Ibne Reaz; Mohammad Arif Sobhan Bhuiyan; Labonnah F. Rahman; Tae Gyu Chang
In radio frequency identification (RFID) systems, performance degradation of phase locked loops (PLLs) mainly occurs due to high phase noise of voltage-controlled oscillators (VCOs). This paper proposes a low power, low phase noise ring-VCO developed for 2.42 GHz operated active RFID transponders compatible with IEEE 802.11 b/g, Bluetooth, and Zigbee protocols. For ease of integration and implementation of the module in tiny die area, a novel pseudodifferential delay cell based 3-stage ring oscillator has been introduced to fabricate the ring-VCO. In CMOS technology, 0.18 μm process is adopted for designing the circuit with 1.5 V power supply. The postlayout simulated results show that the proposed oscillator works in the tuning range of 0.5–2.54 GHz and dissipates 2.47 mW of power. It exhibits a phase noise of −126.62 dBc/Hz at 25 MHz offset from 2.42 GHz carrier frequency.
The Scientific World Journal | 2014
Mohammad Marufuzzaman; Mamun Bin Ibne Reaz; Labonnah F. Rahman; Tae Gyu Chang
High-speed current controller for vector controlled permanent magnet synchronous motor (PMSM) is presented. The controller is developed based on modular design for faster calculation and uses fixed-point proportional-integral (PI) method for improved accuracy. Current dq controller is usually implemented in digital signal processor (DSP) based computer. However, DSP based solutions are reaching their physical limits, which are few microseconds. Besides, digital solutions suffer from high implementation cost. In this research, the overall controller is realizing in field programmable gate array (FPGA). FPGA implementation of the overall controlling algorithm will certainly trim down the execution time significantly to guarantee the steadiness of the motor. Agilent 16821A Logic Analyzer is employed to validate the result of the implemented design in FPGA. Experimental results indicate that the proposed current dq PI controller needs only 50 ns of execution time in 40 MHz clock, which is the lowest computational cycle for the era.
Current Nanoscience | 2014
Mohammad Arif Sobhan Bhuiyan; Mamun Bin Ibne Reaz; Jubayer Jalil; Labonnah F. Rahman; Tae Gyu Chang
Journal of Central South University | 2015
Mohammad Arif Sobhan Bhuiyan; Mamun Bin Ibne Reaz; Jubayer Jalil; Labonnah F. Rahman; Tae Gyu Chang
Elektronika Ir Elektrotechnika | 2013
Jubayer Jalil; Mamun Bin Ibne Reaz; Masni Mohd Ali; Tae Gyu Chang
Tehnicki Vjesnik-technical Gazette | 2014
Mohammad Marufuzzaman; Mamun Bin Ibne Reaz; Labonnah F. Rahman; Tae Gyu Chang
Current Nanoscience | 2014
Mohammad Marufuzzaman; Mamun Bin Ibne Reaz; Labonnah F. Rahman; Tae Gyu Chang
Sadhana-academy Proceedings in Engineering Sciences | 2018
Paul Schmiedeke; Mohammad Arif Sobhan Bhuiyan; Mamun Bin Ibne Reaz; Tae Gyu Chang; Maria Liz Crespo; A. Cicuttin
Tehnicki Vjesnik-technical Gazette | 2015
Al Al; Mamun Bin Ibne Reaz; Syedul Amin; Mohd Alauddin Mohd Ali; Jae Sung Yu; Tae Gyu Chang
Tehnicki Vjesnik-technical Gazette | 2014
Mohammad Marufuzzaman; Mamun Bin Ibne Reaz; Labonnah F. Rahman; Tae Gyu Chang