Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Tim Vanderhoek is active.

Publication


Featured researches published by Tim Vanderhoek.


field programmable gate arrays | 2016

The Stratix™ 10 Highly Pipelined FPGA Architecture

David Lewis; Gordon Raymond Chiu; Jeffrey Christopher Chromczak; David Galloway; Ben Gamsa; Valavan Manohararajah; Ian Milton; Tim Vanderhoek; John Curtis Van Dyken

This paper describes architectural enhancements in the Altera Stratix? 10 HyperFlex? FPGA architecture, fabricated in the Intel 14nm FinFET process. Stratix 10 includes ubiquitous flip-flops in the routing to enable a high degree of pipelining. In contrast to the earlier architectural exploration of pipelining in pass-transistor based architectures, the direct drive routing fabric in Stratix-style FPGAs enables an extremely low-cost pipeline register. The presence of ubiquitous flip-flops simplifies circuit retiming and improves performance. The availability of predictable retiming affects all stages of the cluster, place and route flow. Ubiquitous flip-flops require a low-cost clock network with sufficient flexibility to enable pipelining of dozens of clock domains. Different cost/performance tradeoffs in a pipelined fabric and use of a 14nm process, lead to other modifications to the routing fabric and the logic element. User modification of the design enables even higher performance, averaging 2.3X faster in a small set of designs.


field programmable gate arrays | 2009

Architectural enhancements in Stratix-III™ and Stratix-IV™

David Lewis; Elias Ahmed; David Cashman; Tim Vanderhoek; Chris Lane; Andy L. Lee; Philip Pan


field programmable gate arrays | 2013

Architectural enhancements in Stratix V

David Lewis; David Cashman; Mark T. Chan; Jeffrey Christopher Chromczak; Gary Lai; Andy L. Lee; Tim Vanderhoek; Haiming Yu


Archive | 2008

Apparatus and methods for power management in integrated circuits

David Lewis; Christopher F. Lane; Sarathy Sribhashyam; Srinivas Perisetty; Tim Vanderhoek; Vaughn Betz; Thomas Yau-Tsun Wong; Andy L. Lee


Archive | 2002

Method and apparatus for designing systems using logic regions

Deshanand P. Singh; Terry Borer; Steven Caranci; Tim Vanderhoek; Ivan Hamer; Jimmy Kuo; Przemek Guzy; Alexander Grbic; Rebecca Katzin; Stephen Dean Brown; Zvonko Vranesic


Archive | 2015

Pipelined direct drive routing fabric

David Lewis; Valavan Manohararajah; David Galloway; Tim Vanderhoek


field programmable gate arrays | 2009

Architectural enhancements in Stratix-III TM and Stratix-IV TM .

David Lewis; Elias Ahmed; David Cashman; Tim Vanderhoek; Christopher F. Lane; Andy L. Lee; Philip Pan


Archive | 2007

Organizations of logic modules in programmable logic devices

Michael D. Hutton; Bruce B. Pedersen; Sinan Kaptanoglu; David Lewis; Tim Vanderhoek


Archive | 2003

Caching technique for electrical simulation of VLSI interconnect

Tim Vanderhoek; David Lewis


Archive | 2014

Asymmetric signal routing in a programmable logic device

Tim Vanderhoek; Michael Chan

Collaboration


Dive into the Tim Vanderhoek's collaboration.

Researchain Logo
Decentralizing Knowledge