Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Chan Fernando is active.

Publication


Featured researches published by Chan Fernando.


IEEE Journal of Solid-state Circuits | 2005

All-digital PLL and transmitter for mobile phones

Robert Bogdan Staszewski; John Wallberg; Sameh Rezeq; Chih-Ming Hung; Oren Eliezer; Sudheer Vemulapalli; Chan Fernando; Ken Maggio; Roman Staszewski; Nathen Barton; Meng-Chang Lee; Patrick Cruise; Mitch Entezari; Khurram Muhammad; Dirk Leipold

We present the first all-digital PLL and polar transmitter for mobile phones. They are part of a single-chip GSM/EDGE transceiver SoC fabricated in a 90 nm digital CMOS process. The circuits are architectured from the ground up to be compatible with digital deep-submicron CMOS processes and be readily integrateable with a digital baseband and application processor. To achieve this, we exploit the new paradigm of a deep-submicron CMOS process environment by leveraging on the fast switching times of MOS transistors, the fine lithography and the precise device matching, while avoiding problems related to the limited voltage headroom. The transmitter architecture is fully digital and utilizes the wideband direct frequency modulation capability of the all-digital PLL. The amplitude modulation is realized digitally by regulating the number of active NMOS transistor switches in accordance with the instantaneous amplitude. The conventional RF frequency synthesizer architecture, based on a voltage-controlled oscillator and phase/frequency detector and charge-pump combination, has been replaced with a digitally controlled oscillator and a time-to-digital converter. The transmitter performs GMSK modulation with less than 0.5/spl deg/ rms phase error, -165 dBc/Hz phase noise at 20 MHz offset, and 10 /spl mu/s settling time. The 8-PSK EDGE spectral mask is met with 1.2% EVM. The transmitter occupies 1.5 mm/sup 2/ and consumes 42 mA at 1.2 V supply while producing 6 dBm RF output power.


IEEE Journal of Solid-state Circuits | 2004

All-digital TX frequency synthesizer and discrete-time receiver for Bluetooth radio in 130-nm CMOS

Robert Bogdan Staszewski; Khurram Muhammad; Dirk Leipold; Chih Ming Hung; Yo Chuol Ho; John Wallberg; Chan Fernando; Ken Maggio; Roman Staszewski; Tom Jung; Jinseok Koh; Soji John; Irene Yuanying Deng; Vivek Sarda; Oscar Moreira-Tamayo; Valerian Mayega; Ran Katz; Ofer Friedman; Oren Eliezer; Elida de-Obaldia; Poras T. Balsara

We present a single-chip fully compliant Bluetooth radio fabricated in a digital 130-nm CMOS process. The transceiver is architectured from the ground up to be compatible with digital deep-submicron CMOS processes and be readily integrated with a digital baseband and application processor. The conventional RF frequency synthesizer architecture, based on the voltage-controlled oscillator and the phase/frequency detector and charge-pump combination, has been replaced with a digitally controlled oscillator and a time-to-digital converter, respectively. The transmitter architecture takes advantage of the wideband frequency modulation capability of the all-digital phase-locked loop with built-in automatic compensation to ensure modulation accuracy. The receiver employs a discrete-time architecture in which the RF signal is directly sampled and processed using analog and digital signal processing techniques. The complete chip also integrates power management functions and a digital baseband processor. Application of the presented ideas has resulted in significant area and power savings while producing structures that are amenable to migration to more advanced deep-submicron processes, as they become available. The entire IC occupies 10 mm/sup 2/ and consumes 28 mA during transmit and 41 mA during receive at 1.5-V supply.


international solid-state circuits conference | 2005

All-digital PLL and GSM/EDGE transmitter in 90nm CMOS

Robert Bogdan Staszewski; John Wallberg; Sameh Rezeq; Chih-Ming Hung; Oren Eliezer; Sudheer Vemulapalli; Chan Fernando; Ken Maggio; Roman Staszewski; Nathen Barton; Meng-Chang Lee; Patrick Cruise; Mitch Entezari; Khurram Muhammad; Dirk Leipold

A 1.2V 42mA all-digital PLL and polar transmitter for a single-chip GSM/EDGE transceiver is implemented in 90nm CMOS. It transmits GMSK with 0.5/spl deg/ rms phase error and achieves -165dBc/Hz phase noise at 20MHz offset, with 10 /spl mu/s settling time. A digitally controlled 6dBm class-E PA modulates the amplitude and meets the EDGE spectral mask with 3.5% EVM.


international solid-state circuits conference | 2004

A discrete-time Bluetooth receiver in a 0.13/spl mu/m digital CMOS process

Khurram Muhammad; Dirk Leipold; Bogdan Staszewski; Yo-Chuol Ho; Chih-Ming Hung; Kenneth J. Maggio; Chan Fernando; Tom Jung; John Wallberg; Jinseok Koh; Soji John; Irene Yuanying Deng; O. Moreira; Roman Staszewski; Ran Katz; Ofer Friedman

A discrete-time receiver architecture for a wireless application is presented. Analog signal processing concepts are used to directly sample the RF input at Nyquist rate. Maximum receiver sensitivity is -83dBm and the chip consumes a total of 41mA from a 1.575V internally regulated supply. The receiver is implemented in a 0.13/spl mu/m digital CMOS process.


IEEE Journal of Solid-state Circuits | 2006

The First Fully Integrated Quad-Band GSM/GPRS Receiver in a 90-nm Digital CMOS Process

Khurram Muhammad; Yo-Chuol Ho; Terry Mayhugh; Chih-Ming Hung; Tom Jung; C. Lin; Irene Deng; Chan Fernando; John Wallberg; Sudheer Vemulapalli; S. Larson; Thomas Murphy; Dirk Leipold; Patrick Cruise; J. Jaehnig; Meng-Chang Lee; Robert Bogdan Staszewski; Roman Staszewski; Kenneth J. Maggio

We present the receiver in the first single-chip GSM/GPRS transceiver that incorporates full integration of quad-band receiver, transmitter, memory, power management, dedicated ARM processor and RF built-in self test in a 90-nm digital CMOS process. The architecture uses Nyquist rate direct RF sampling in the receiver and an all-digital phase-locked loop (PLL) for generating the local oscillator (LO). The receive chain uses discrete-time analog signal processing to down-convert, down-sample, filter and analog-to-digital convert the received signal. A feedback loop is provided at the mixer output and can be used to cancel DC-offsets as well to study linearization of the receive chain. The receiver meets a sensitivity of -110 dBm at 60mA in a 1.4-V digital CMOS process in the presence of more than one million digital gates


IEEE Transactions on Circuits and Systems | 2005

Event-driven Simulation and modeling of phase noise of an RF oscillator

Robert Bogdan Staszewski; Chan Fernando; Poras T. Balsara

A novel simulation technique that uses an event-driven VHDL simulator to model phase noise behavior of an RF oscillator for wireless applications is proposed and demonstrated. The technique is well suited to investigate complex interactions in large system-on-chip systems, where traditional RF and analog simulation tools do not work effectively. The oscillator phase noise characteristic comprising of flat electronic noise, as well as, upconverted thermal and 1/f noise regions are described using time-domain equations and simulated as either accumulative or nonaccumulative random perturbations of the fundamental oscillator period. The VHDL simulation environment was selected for its high simulation speed, the direct correlation between the simulated and built circuits and its ability to model mixed-signal systems of high complexity. The presented simulation technique has been successfully applied and validated in a Bluetooth transceiver integrated circuit fabricated in a digital 130-nm process.


international solid-state circuits conference | 2008

A 24mm 2 Quad-Band Single-Chip GSM Radio with Transmitter Calibration in 90nm Digital CMOS

Robert Bogdan Staszewski; Dirk Leipold; Oren Eliezer; Mitch Entezari; Khurram Muhammad; Imran Bashir; Chih-Ming Hung; John Wallberg; Roman Staszewski; Patrick Cruise; Sameh Rezeq; Sudheer Vemulapalli; Khurram Waheed; Nathen Barton; Meng-Chang Lee; Chan Fernando; Kenneth J. Maggio; Tom Jung; S. Larson; Thomas Murphy; Gennady Feygin; Irene Yuanying Deng; Terry Mayhugh; Yo-Chuol Ho; K.-M. Low; C. Lin; J. Jaehnig; J. Kerr; Jaimin Mehta; S. Glock

The RF transceiver is built on the Digital RF Processor (DRP) technology. The ADPLL-based transmitter uses a polar architecture with all-digital PM-FM and AM paths. The receiver uses a discrete-time architecture in which the RF signal is directly sampled and processed using analog and DSP techniques. A 26 MHz digitally controlled crystal oscillator (DCXO) generates frequency reference (FREF) and has a means of high-frequency dithering to minimize the effects of coupling from digitally controlled PA driver (DPA) to DCXO by de-sensitizing its slicing buffer.


custom integrated circuits conference | 2005

A discrete time quad-band GSM/GPRS receiver in a 90nm digital CMOS process

Khurram Muhammad; Yo-Chuol Ho; Terry Mayhugh; Chih-Ming Hung; Tom Jung; C. Lin; Irene Yuanying Deng; Chan Fernando; John Wallberg; Sudheer Vemulapalli; S. Larson; Thomas Murphy; Dirk Leipold; Patrick Cruise; J. Jaehnig; Meng-Chang Lee; Robert Bogdan Staszewski; Roman Staszewski; Kenneth J. Maggio

We present the receiver in the first single-chip GSM transceiver that incorporates full integration of quad-band receiver, transmitter, memory, power management, dedicated ARM processor and RF built-in self test in a 90 nm digital CMOS process. The architecture uses direct RF sampling in the receiver and an all-digital PLL in the transmitter. The receive chain uses discrete-time analog signal processing to down convert, down- sample, filter and analog-to-digital convert the received signal. An auxiliary feedback is provided at the mixer output that can linearize the entire receive chain. The receiver meets a sensitivity of -110 dBm at 60 mA in a 1.4V digital CMOS process


2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs | 2005

A GSM/GPRS receiver front-end with discrete-time filters in a 90 nm digital CMOS

Yo-Chuol Ho; Khurram Muhammad; Meng-Chang Lee; Chih-Ming Hung; John Wallberg; Chan Fernando; Patrick Cruise; Robert Bogdan Staszewski; Dirk Leipold; Kenneth J. Maggio

An RF receiver front-end for a GSM/GPRS radio system-on-chip in a 90 nm digital CMOS technology is presented. The circuit consisting of low noise amplifier, transconductance amplifier and switching mixer, offers 32.5 dB dynamic range with digitally-configurable voltage gain of 40 dB down to 7.5 dB. A series of decimation and discrete-time filtering follows the mixer and performs a highly-linear second-order low-pass filtering to reject close-in interferers. The front-end gains can be configured with an automatic-gain-control to select an optimal setting to form a trade-off between noise figure and linearity and to compensate the process and temperature variations. Even under the digital switching activity, noise figure at the 40 dB maximum gain is 1.8 dB and +50 dBm IIP/sub 2/ at the 34 dB gain. The variation of the input matching versus multiple gains is less than 1 dB. The circuit in total occupies 3.1 mm/sup 2/. The LNA, TA and mixer consume less than 15.3 mA at a supply voltage of 1.4 V.


international solid-state circuits conference | 2016

9.1 A 45nm CMOS RF-to-Bits LTE/WCDMA FDD/TDD 2×2 MIMO base-station transceiver SoC with 200MHz RF bandwidth

Nikolaus Klemmer; Siraj Akhtar; Venkatesh Srinivasan; Petteri Litmanen; Himanshu Arora; Satish V. Uppathil; Scott Kaylor; Amneh Akour; Victoria Wang; Mounir Fares; Fikret Dulger; A. Frank; D. Ghosh; S. Madhavapeddi; Hamid Safiri; Jaimin Mehta; A. Jain; Hunsoo Choo; E. Zhang; Charles K. Sestok; Chan Fernando; K. A. Rajagopal; S. Ramakrishnan; V. Sinari; V. Baireddy

Increasing mobile data demands are pushing cellular network capacity. Massive MIMO base stations with large antenna arrays and smaller cell sizes demand higher integration in radio transceivers than what is available [1].

Collaboration


Dive into the Chan Fernando's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge