Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Chanh Tran is active.

Publication


Featured researches published by Chanh Tran.


IEEE Journal of Solid-state Circuits | 1999

A portable digital DLL for high-speed CMOS interface circuits

Bruno W. Garlepp; Kevin S. Donnelly; Jun Kim; Pak Shing Chau; Jared L. Zerbe; Charles Huang; Chanh Tran; Clemenz L. Portmann; Donald C. Stark; Yiu-Fai Chan; Thomas H. Lee; Mark Horowitz

A digital delay-locked loop (DLL) that achieves infinite phase range and 40-ps worst case phase resolution at 400 MHz was developed in a 3.3-V, 0.4-/spl mu/m standard CMOS process. The DLL uses dual delay lines with an end-of-cycle detector, phase blenders, and duty cycle correcting multiplexers. This more easily process portable DLL achieves jitter performance comparable to a more complex analog DLL when placed into identical high-speed interface circuits fabricated on the same test-chip die. At 400 MHz, the digital DLL provides <250 ps peak-to-peak long-term jitter at 3.3 V and operates down to 1.7 V, where it dissipates 60 mW. The DLL occupies 0.96 mm/sup 2/.


international solid-state circuits conference | 1996

A 660 MB/s interface megacell portable circuit in 0.3 /spl mu/m-0.7 /spl mu/m CMOS ASIC

Kevin S. Donnelly; Yiu-Fai Chan; J. Ho; Chanh Tran; S. Patel; Benedict Lau; Jun Kim; Pak Shing Chau; C. Huang; Jason Wei; Leung Yu; R. Tarver; R. Kulkami; Donald Stark; Mark G. Johnson

A high-speed interface circuit delivering 660 MB/s data is implemented as a byte-wide I/O bus-interface cell. The interface contains low-swing input receivers, controlled-current output drivers, and clock-recovery circuits. The circuits perform well in noisy environments such as microprocessors, and withstand LdI/dt noise generated in high-inductance packages such as PQFPs. The interface is implemented as a full-custom ASIC library mega-cell, reducing area and power over gate-array approaches. An advanced CAD methodology is used to easily port the analog circuits and high-speed digital circuits in the interface cell to multiple-fabrication process technologies. The cell is used as an interface for ASIC-to-DRAM communication and for ASIC-to-ASIC communication, for point-to-point links and for bused links.


symposium on vlsi circuits | 1998

A portable digital DLL architecture for CMOS interface circuits

Bruno W. Garlepp; Kevin S. Donnelly; Jun Kim; Pak Shing Chau; Jared L. Zerbe; Charles Huang; Chanh Tran; Clemenz L. Portmann; Donald C. Stark; Yiu-Fai Chan; Thomas H. Lee; Mark Horowitz

A digital DLL was developed which achieves infinite phase range and 40 ps worst-case phase resolution at 400 MHz. The architecture uses dual delay lines with an end-of-cycle detector, phase blenders, and duty cycle correctors. This more easily process-portable DLL achieves jitter performance comparable to a more complex analog DLL, when placed into identical high-speed interface circuits fabricated on the same die in a 0.4 /spl mu/m CMOS process.


IEEE Journal of Solid-state Circuits | 2014

A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst-Mode Memory Interface

Masum Hossain; Farrukh Aquil; Pak Shing Chau; Brian Tsang; Phuong Le; Jason Wei; Teva Stone; Barry Daly; Chanh Tran; Kurt Knorpp; Jared L. Zerbe

A 800 Mb/s to 3.2 Gb/s memory interface is designed that achieves 30% improved energy efficiency by eliminating idle mode power completely. The link is similar to a standard DDR architecture with the addition of a fast-lock DLL on the memory side that wakes up from 0 mW and locks within 3 clock cycles consuming 24 mW with residual timing error less than 33 mUI. Following initial lock, the DLL operates in a closed loop to compensate for V,T drift consuming 6 mW @ 1.6 GHz including a replica buffer. By incorporating an injection locked oscillator inside the loop, the DLL provides PLL like high frequency input jitter filtering, and corrects ±10% DCD without an additional duty cycle correction loop.


Archive | 1998

Delay locked loop circuitry for clock delay adjustment

Kevin S. Donnelly; Pak Shing Chau; Mark Horowitz; Thomas H. Lee; Mark G. Johnson; Benedict Lau; Leung Yu; Bruno W. Garlepp; Yiu-Fai Chan; Jun Kim; Chanh Tran; Donald C. Stark; Nhat Nguyen


Archive | 2005

Transceiver with latency alignment circuitry

Kevin S. Donnelly; Mark G. Johnson; Chanh Tran; John B. Dillon


Archive | 1997

Bus driver circuit including a slew rate indicator circuit having a one shot circuit

Kevin S. Donnelly; Chanh Tran; Michael Ching; Bruno W. Garlepp


IEEE Journal of Solid-state Circuits | 2012

A Tri-Modal 20-Gbps/Link Differential/DDR3/GDDR5 Memory Interface

Kambiz Kaviani; Ting Wu; Jason Wei; Amir Amirkhany; Jie Shen; T. J. Chin; Chintan Thakkar; Wendemagegnehu T. Beyene; Norman Chan; Catherine Chen; Bing Ren Chuang; Deborah Dressler; Vijay Gadde; Mohammad Hekmat; Eugene Ho; C. Huang; Phuong Le; Mahabaleshwara; Chris Madden; Navin Kumar Mishra; Lenesh Raghavan; Keisuke Saito; Ralf Schmitt; Dave Secker; Xudong Shi; Shuaeb Fazeel; Gundlapalli Shanmukha Srinivas; Steve Zhang; Chanh Tran; Arun Vaidyanath


IEEE Journal of Solid-state Circuits | 2012

A 12.8-Gb/s/link Tri-Modal Single-Ended Memory Interface

Amir Amirkhany; Jason Wei; Navin Kumar Mishra; Jie Shen; Wendemagegnehu T. Beyene; Catherine Chen; T. J. Chin; Deborah Dressier; C. Huang; Vijay Gadde; Mohammad Hekmat; Kambiz Kaviani; Hai Lan; Phuong Le; Mahabaleshwara; Chris Madden; Sanku Mukherjee; Leneesh Raghavan; Keisuke Saito; Dave Secker; Arul Sendhil; Ralf Schmitt; Shuaeb Fazeel; Gundlapalli Shanmukha Srinivas; Ting Wu; Chanh Tran; Arun Vaidyanath; Kapil Vyas; Ling Yang; Manish Jain


Archive | 2003

Adaptive impedance output driver circuit

Huy M. Ngyuen; Chanh Tran

Collaboration


Dive into the Chanh Tran's collaboration.

Researchain Logo
Decentralizing Knowledge