Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Chia-Cheng Ho is active.

Publication


Featured researches published by Chia-Cheng Ho.


international electron devices meeting | 2009

A 25-nm gate-length FinFET transistor module for 32nm node

Chang-Yun Chang; Tsung-Lin Lee; Clement Hsingjen Wann; Li-Shyue Lai; Hung-Ming Chen; Chih-Chieh Yeh; Chih-Sheng Chang; Chia-Cheng Ho; Jyh-Cherng Sheu; Tsz-Mei Kwok; Feng Yuan; Shao-Ming Yu; Chia-Feng Hu; Jeng-Jung Shen; Yi-Hsuan Liu; Chen-Ping Chen; Shin-Chih Chen; Li-Shiun Chen; Leo Chen; Yuan-Hung Chiu; Chu-Yun Fu; Ming-Jie Huang; Yu-Lien Huang; Shih-Ting Hung; Jhon-Jhy Liaw; Hsien-Chin Lin; Hsien-Hsin Lin; Li-te S. Lin; Shyue-Shyh Lin; Yuh-Jier Mii

FinFET is the most promising double-gate transistor architecture [1] to extend scaling over planar device. We present a high-performance and low-power FinFET module at 25 nm gate length. When normalized to the actual fin perimeter, N-FinFET and P-FinFET have 1200 and 915 µA/µm drive current respectively at 100nA/µm leakage under 1V. To our knowledge this is the best FinFET drive current at such scaled gate length. This scaled gate length enables this FinFET transistor for 32nm node insertion. With aggressive fin pitch scaling, the effective transistor width is approximately 1.9X and 2.7X over planar for typical logic and SRAM on the same layout area (i.e., silicon real estate). Due to superior electrostatics and reduced random dopant fluctuation, this high drive current can be readily traded with VDD scaling for low power.


international electron devices meeting | 2010

A low operating power FinFET transistor module featuring scaled gate stack and strain engineering for 32/28nm SoC technology

Chih-Chieh Yeh; Chih-Sheng Chang; Hong-Nien Lin; Wei-Hsiung Tseng; Li-Shyue Lai; Tsu-Hsiu Perng; Tsung-Lin Lee; Chang-Yun Chang; Liang-Gi Yao; Chia-Cheng Chen; Ta-Ming Kuan; Jeff J. Xu; Chia-Cheng Ho; Tzu-Chiang Chen; Shyue-Shyh Lin; Hun-Jan Tao; Min Cao; Chih-Hao Chang; Ting-Chu Ko; Neng-Kuo Chen; Shih-Cheng Chen; Chia-Pin Lin; Hsien-Chin Lin; Ching-Yu Chan; Hung-Ta Lin; Shu-Ting Yang; Jyh-Cheng Sheu; Chu-Yun Fu; Shih-Ting Hung; Feng Yuan

We show that FinFET, a leading transistor architecture candidate of choice for high performance CPU applications [1–3], can also be extended for general purpose SoC applications by proper device optimization. We demonstrate superior, best-in-its-class performance to our knowledge, as well as multi-Vt flexibility for low-operating power (LOP) applications. By high-k/metal-gate (HK/MG) and process flow optimizations, significant drive current (ION) improvement and leakage current (IOFF) reduction have been achieved through equivalent oxide thickness (EOT) scaling and carrier mobility improvement. N-FinFET and P-FinFET achieve, when normalized to Weff (Weff=2xHf+Wf), ION of 1325 µA/µm and 1000 µA/µm at 1 nA/µm leakage current under VDD of 1 V, and 960 uA/um and 690 uA/um at 1 nA/um under Vdd of 0.8V, respectively. This FinFET transistor module is promising for a 32/28nm SoC technology.


Archive | 2010

Fin-like field effect transistor (FinFET) device and method of manufacturing same

Tsu-Hsiu Perng; Chih Chieh Yeh; Tzu-Chiang Chen; Chia-Cheng Ho; Chih-Sheng Chang


Archive | 2013

FinFETs and the Methods for Forming the Same

Chia-Cheng Ho; Tzu-Chiang Chen; Yi-Tang Lin; Chih-Sheng Chang


Archive | 2011

MANDREL MODIFICATION FOR ACHIEVING SINGLE FIN FIN-LIKE FIELD EFFECT TRANSISTOR (FINFET) DEVICE

Ming-Feng Shieh; Yi-Tang Lin; Chia-Cheng Ho; Chih-Sheng Chang


Archive | 2014

Method of manufacturing a fin-like field effect transistor (finfet) device

Tsu-Hsiu Perng; Chih Chieh Yeh; Tzu-Chiang Chen; Chia-Cheng Ho; Chih-Sheng Chang


Archive | 2016

DUAL NITRIDE STRESSOR FOR SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING

Yu-Lin Yang; Chia-Cheng Ho; Chih Chieh Yeh; Cheng-Yi Peng; Tsung-Lin Lee


Archive | 2016

Asymmetric source/drain depths

Cheng-Yi Peng; Yu-Lin Yang; Chia-Cheng Ho; Jung-Piao Chiu; Tsung-Lin Lee; Chih Chieh Yeh; Chih-Sheng Chang; Yee-Chia Yeo


Archive | 2016

Method of Forming Semiconductor Device with Different Threshold Voltages

Cheng-Yi Peng; Chia-Cheng Ho; Chih Chieh Yeh; Tsung-Lin Lee; Yu-Lin Yang


Archive | 2012

Mandrelmodifzierung zum Erreichen einer einzelfinnen-finnähnlichen Feldeffekttransistor-(FINET-)Vorrichtung transistor (finest) device Mandrelmodifzierung to achieve a single finnen-finn similar field effect transistor (FINET-) transistor device (finest) device

Ming-Feng Shieh; Yi-Tang Lin; Chia-Cheng Ho; Chih-Sheng Chang

Researchain Logo
Decentralizing Knowledge