Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Douglas J. Bonser is active.

Publication


Featured researches published by Douglas J. Bonser.


Metrology, inspection, and process control for microlothoggraphy. Conference | 2001

Experimental determination of the impact of polysilicon LER on sub-100-nm transistor performance

Kyle Patterson; John L. Sturtevant; John R. Alvis; Nancy Benavides; Douglas J. Bonser; Nigel Cave; Carla Nelson-Thomas; William D. Taylor; Karen L. Turnquest

Photoresist line edge roughness (LER) has long been feared as a potential limitation to the application of various patterning technologies to actual devices. While this concern seems reasonable, experimental verification has proved elusive and thus LER specifications are typically without solid parametric rationale. We report here the transistor device performance impact of deliberate variations of polysilicon gate LER. LER magnitude was attenuated by more than a factor of 5 by altering the photoresist type and thickness, substrate reflectivity, masking approach, and etch process. The polysilicon gate LER for nominally 70 - 150 nm devices was quantified using digital image processing of SEM images, and compared to gate leakage and drive current for variable length and width transistors. With such comparisons, realistic LER specifications can be made for a given transistor. It was found that subtle cosmetic LER differences are often not discernable electrically, thus providing hope that LER will not limit transistor performance as the industry migrates to sub-100 nm patterning.


Archive | 2000

Method and apparatus for control of critical dimension using feedback etch control

Douglas J. Bonser; Anthony J. Toprac; Matthew A. Purdy; John R. Behnke; James H. Hussey


Archive | 2004

L-shaped spacer incorporating or patterned using amorphous carbon or CVD organic materials

Marilyn I. Wright; Douglas J. Bonser; Lu You; Kay Hellig


Archive | 2003

Modified film stack and patterning strategy for stress compensation and prevention of pattern distortion in amorphous carbon gate patterning

Philip A. Fisher; Marina V. Plat; Chih-Yuh Yang; Christopher F. Lyons; Scott A. Bell; Douglas J. Bonser; Lu You; Srikanteswara Dakshina-Murthy


Archive | 2004

Selective epitaxial growth for tunable channel thickness

Srikanteswara Dakshina-Murthy; Douglas J. Bonser; Hans Van Meer; David E. Brown


Archive | 2002

CVD silicon carbide layer as a BARC and hard mask for gate patterning

Chih Yuh Yang; Douglas J. Bonser; Pei-Yuan Gao; Lu You


Archive | 2003

Method for fabricating a semiconductor device using amorphous carbon having improved etch resistance

Mark S. Chang; Darin Chan; Chih Yuh Yang; Lu You; Scott A. Bell; Srikanteswara Dakshina-Murthy; Douglas J. Bonser


Archive | 1999

Semiconductor topography employing a shallow trench isolation structure with an improved trench edge

Basab Bandyopadhyay; Douglas J. Bonser; Michael J. McBride


Archive | 2005

Method of reducing STI divot formation during semiconductor device fabrication

Douglas J. Bonser; Johannes Groschopf; Srikanteswara Dakshina-Murthy; John G. Pellerin; Jon D. Cheek


Archive | 2004

Method for semiconductor gate line dimension reduction

Douglas J. Bonser; Marina V. Plat; Chih Yuh Yang; Scott A. Bell; Srikanteswatre Dakshina-murthy; Philip A. Fisher; Christopher F. Lyons

Collaboration


Dive into the Douglas J. Bonser's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Lu You

Advanced Micro Devices

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge