Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Eric Biscondi is active.

Publication


Featured researches published by Eric Biscondi.


international parallel and distributed processing symposium | 2009

Implementing OpenMP on a high performance embedded multicore MPSoC

Barbara M. Chapman; Lei Huang; Eric Biscondi; Eric J. Stotzer; Ashish Rai Shrivastava; Alan Gatherer

In this paper we discuss our initial experiences adapting OpenMP to enable it to serve as a programming model for high performance embedded systems. A high-level programming model such as OpenMP has the potential to increase programmer productivity, reducing the design/development costs and time to market for such systems. However, OpenMP needs to be extended if it is to meet the needs of embedded application developers, who require the ability to express multiple levels of parallelism, real-time and resource constraints, and to provide additional information in support of optimization. It must also be capable of supporting the mapping of different software tasks, or components, to the devices configured in a given architecture.


symposium on computer arithmetic | 2011

A 1.5 Ghz VLIW DSP CPU with Integrated Floating Point and Fixed Point Instructions in 40 nm CMOS

Timothy D. Anderson; Duc Quang Bui; Shriram D. Moharil; Soujanya Narnur; Mujibur Rahman; Anthony J. Lell; Eric Biscondi; Ashish Rai Shrivastava; Peter Dent; Mingjian Yan; Hasan Mahmood

A next generation VLIW DSP Central Processing Unit (CPU) which has an integrated fixed point and floating point Instruction Set Architecture (ISA) is presented. It is designed to meet a 1.5 GHz core clock frequency in a 40nm process with aggressive area and power goals. In this paper, the benchmarking process and benefits of newly defined instructions such as complex matrix multiply is explained. Also, the CPU data path is described in detail, highlighting several novel micro-architecture features. Finally, our design methodology as well as verification methodology to ensure functional correctness utilizing formal equivalent verification is described.


Archive | 2009

Method and System for Decoding Low Density Parity Check Codes

Eric Biscondi; David Hoyle; Tod D. Wolf


Archive | 2009

Local Memories with Permutation Functionality for Digital Signal Processors

Eric Biscondi; David Hoyle; Tod D. Wolf


Archive | 2002

Wireless communication system with processor requested RAKE finger tasks

Pierre Bertrand; Sundararajan Sriram; Frank Honore; Eric Biscondi


Archive | 2009

Sign Operation Instructions and Circuitry

Tod D. Wolf; Eric Biscondi; David Hoyle


IEEE Signal Processing Magazine | 2009

Multicore DSP programming models [In the Spotlight]

Alan Gatherer; Eric Biscondi


Archive | 2008

LOW DENSITY PARITY CHECK CODE ROW UPDATE INSTRUCTION

Eric Biscondi; David Hoyle; Tod D. Wolf


Archive | 2009

METHOD AND APPARATUS FOR CODING RELATING TO A FORWARD LOOP

Peter Dent; Eric Biscondi; David Hoyle


Archive | 2007

DYMANIC INTERPOLATION LOCATION

Pierre Bertrand; David Hoyle; Eric Biscondi

Collaboration


Dive into the Eric Biscondi's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge