Jiexin Luo
Chinese Academy of Sciences
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Jiexin Luo.
IEEE Electron Device Letters | 2011
Jing Chen; Jiexin Luo; Qingqing Wu; Zhan Chai; Tao Yu; Yaojun Dong; Xi Wang
A novel SOI MOSFET structure to suppress the floating-body effect (FBE) and the short-channel effects is proposed and successfully demonstrated. In the new structure, a tunnel diode body contact is embedded in the source region, which can effectively release the accumulated body carriers. In an nMOSFET, a heavily doped p+ layer is introduced beneath the n+ source region so that the body and the source are effectively connected through tunneling. The fabricated device shows the suppressed FBE and lower DIBL. The new structure does not enlarge the device size and is fully compatible with SOI CMOS technology.
IEEE Transactions on Electron Devices | 2012
Jiexin Luo; Jing Chen; Qingqing Wu; Zhan Chai; Jianhua Zhou; Tao Yu; Yaojun Dong; Le Li; Wei Liu; Chao Qiu; Xi Wang
A tunnel diode body contact (TDBC) silicon-on-insulator (SOI) MOSFET structure without floating-body effects (FBEs) is proposed and successfully demonstrated. The key idea of the proposed structure is that a tunnel diode is embedded in the source region, so that the accumulated carriers can be released through tunneling. In an n-MOSFET, a heavily doped p+ layer is introduced beneath the n+ source region. The simulated and measured results show the suppressed FBE, as expected. Other phenomena that originate from the FBEs, such as the kink, linear kink effect, abnormal subthreshold swing, and small drain-tosource breakdown voltage in the properties, were also sufficiently suppressed. In addition, it should be noted that the proposed SOI MOSFETs are fully laid out and process compatible with SOI CMOS. Hysteresis effects disappear in TDBC SOI MOSFETs, which makes them attractive for digital applications. On the other hand, in analog applications, TDBC SOI MOSFETs are shown to hold the advantage over floating-body SOI MOSFETs due to their higher Gm/ID ratio. TDBC SOI MOSFETs can be considered as one of the promising candidates for digital and analog devices.
IEEE Electron Device Letters | 2012
Qingqing Wu; Jing Chen; Zhichao Lu; Zhenming Zhou; Jiexin Luo; Zhan Chai; Tao Yu; Chao Qiu; Le Li; Albert Pang; Xi Wang; Jerry G. Fossum
A capacitorless DRAM cell, floating-body/gate cell (FBGC), is experimentally presented with planar partially depleted SOI CMOS technology. The specially designed gate/drain underlap and gate/source overlap of the first transistor enable long worst case retention time as well as the fast write speed. The operation power dissipation is dramatically reduced while maintaining high sense margin. In addition, FBGC demonstrates excellent endurance performance and nondestructive read operation.
Microelectronics Journal | 2009
Deyuan Xiao; Xi Wang; Yuehui Yu; Jing Chen; Miao Zhang; Zhongying Xue; Jiexin Luo
In this paper, we report TCAD study on gate-all-around cylindrical (GAAC) transistor for sub-10-nm scaling. The GAAC transistor device physics, TCAD simulation, and proposed fabrication procedure have been discussed. Among all other novel fin field effect transistor (FinFET) devices, the gate-all-around cylindrical device can be particularly used for reducing the problems of conventional multi-gate FinFET, improving device performance, and scaling-down capabilities. With gate-all-around cylindrical architecture, the transistor is controlled essentially by infinite number of gates surrounding the entire cylinder-shaped channel. Electrical integrity within the channel is improved by reducing the leakage current due to the non-symmetrical field accumulation such as the corner effect. Our proposed fabrication procedure for making devices having the gate-all-around cylindrical (GAAC) device architecture is also discussed.
IEEE Transactions on Device and Materials Reliability | 2012
Jiexin Luo; Jing Chen; Jianhua Zhuo; Qingqing Wu; Zhan Chai; Xi Wang
The hysteresis effect on the output characteristics, which originates from the floating-body effect, has been measured in partially depleted (PD) silicon-on-insulator (SOI) MOSFETs, at different temperatures between 25 °C and 125 °C. For a better understanding of the hysteresis characteristics, the authors developed ID hysteresis which is defined as the difference between ID versus VD forward sweep and reverse sweep. The fabricated devices show positive and negative peaks in Id hysteresis. The experimental results show that ID hysteresis declined as the operating temperature increases. Based on the measurement, we have demonstrated the temperature dependence of hysteresis effect in PD SOI MOSFETs.
IEEE Transactions on Nuclear Science | 2010
B.J. Xiao; Zhenshan Ji; B. Shen; G. M. Li; Hongyan Wang; Feng Wang; Q.P. Yuan; Fan Yang; Xiaoyang Sun; Jiexin Luo; Yuan-Peng Wang; Y. C. Wu; Ruili Zhang; Z.P. Luo; N. Dang; Shi Li; Z. Y. Zhou; Peilin Wang; D.A. Humphreys; M.L. Walker; A.W. Hyatt; J.A. Leuer; A.S. Welander; R.D. Johnson; B.G. Penaflor; D. A. Piglowski; D. Mueller
This paper briefly outlines the current status of CODAC system of the EAST tokamak. Integrated central system has been working for synchronizing all the subsystems and responsible for the integral safety protection by interlock. Data acquisition system has been established for the discharge with duration up to 100 seconds. Various data visualization tools such as EASTVIEWER to view the flux surfaces, RTSCOPE to view plasma boundary and CCD image in real-time, WEBSCOPE to view the diagnostic data via a web browser and EASTVOD to view and search plasma discharge image at different time, haven developed for EAST operation. Plasma control system is inherited from DIII-D, and has been matured to a stage to feedback control the EAST plasma shape, density and current in real time.
IEEE Transactions on Nuclear Science | 2014
Jiexin Luo; Jing Chen; Zhan Chai; Kai Lu; Weiwei He; Yan Yang; En Xia Zhang; Daniel M. Fleetwood; Xi Wang
Tunnel-Diode Body-Contact (TDBC) SOI MOSFETs utilize a shallow source and a deep drain to eliminate total-ionizing-dose induced back-channel leakage and to suppress floating body effects. In contrast, significant leakage current is observed in T-gate Body-Contact (TB) SOI nMOSFETs, as a result of trapped charge in the buried oxide. A subthreshold hump is observed in TDBC SOI nMOSFETs after irradiation. The charge trapped at the shallow trench isolation (STI) corner is the major reason for the post-irradiation hump in the current-voltage characteristics. Pocket p+ implantation reduces the size of the subthreshold hump in short-channel TDBC devices.
IEEE Electron Device Letters | 2014
Kai Lu; Jing Chen; Jiexin Luo; Jun Liu; Qingqing Wu; Zhan Chai; Xi Wang
Radio-frequency (RF) performance of multi-finger partially depleted silicon-on-insulator (SoI) nMOSFETs with tunnel diode body contact (TDBC) structure is investigated in this letter. The TDBC structure suppresses floating-body effect and body instability significantly and shows less drain conductance degradation with respect to FB and TB devices. The peak cutoff frequency (fT) and maximum oscillation frequency (fMAX) of TDBC devices are 96.4 and 132.8 GHz, respectively. Due to lower parasitic resistances and capacitances, the device with TDBC structures represents an improvement of 10% for the fT and of 90% for the fMAX compared with conventional T-gate body-contact devices. The investigation results indicate that TDBC SoI MOSFETs are a good candidate for analog and RF applications.
Chinese Physics Letters | 2016
Jianqiang Huang; Weiwei He; Jing Chen; Jiexin Luo; Kai Lu; Zhan Chai
On the basis of a detailed discussion of the development of total ionizing dose (TID) effect model, a new commercial-model-independent TID modeling approach for partially depleted silicon-on-insulator metal-oxide-semiconductor field effect transistors is developed. An exponential approximation is proposed to simplify the trap charge calculation. Irradiation experiments with Co gamma rays for IO and core devices are performed to validate the simulation results. An excellent agreement of measurement with the simulation results is observed.
international conference on system science, engineering design and manufacturing informatization | 2010
Deyuan Xiao; Xi Wang; Jing Chen; Xiaolu Huang; Jiexin Luo; Qingqing Wu
In this paper, we reported TCAD study on gate-all-around cylindrical (GAAC) transistor for sub-10 nm scaling. The GAAC transistor device physics, TCAD simulation have been discussed. Among all other novel FinFET devices, the gate-all-around cylindrical device can be particularly applied for reducing the problems of the conventional multi-gate FinFET and improving the device performance and the scale down capability.