Joel J. Graber
Texas Instruments
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Joel J. Graber.
international conference on vlsi design | 2004
Sanjive Agarwala; Paul Wiley; Arjun Rajagopal; Anthony M. Hill; Raguram Damodaran; Lewis Nardini; Timothy D. Anderson; Steven Mullinnix; Jose Luis Flores; Heping Yue; Abhijeet Ashok Chachad; John Apostol; Kyle Castille; Usha Narasimha; Tod D. Wolf; N. S. Nagaraj; Manjeri Krishnan; Luong Nguyen; Todd Kroeger; Michael Gill; Peter Groves; Bill Webster; Joel J. Graber; Christine Karlovich
The 800MHz System-on-Chip implements the C64x VLIW DSP VelociTI.2/spl trade/ Architecture and delivers 6400 MIPS, 3200 16-bit MMACs, 6400 8-bit MMACs at 0.17 mW/MMAC (8 bit). The chip is implemented in state of the art 90 nm CMOS technology with 7-layer copper metalization. The core dissipates 1080 mW at 800 MHz, 1.2V. The system-on-chip is targeted for high performance wireless infrastructure application. It has an 8-way VLIW DSP core, a 2-level memory system, and an I/O bandwidth of 3.2GB/s.
Archive | 2004
Raguram Damodaran; Timothy D. Anderson; Sanjive Agarwala; Joel J. Graber
Archive | 1997
Jonathan H. Shiell; Joel J. Graber; Donald E. Steiss
Archive | 1997
James O. Bondi; Joel J. Graber; Donald E. Steiss; John M. Johnsen
Archive | 2005
Manjeri Krishnan; Bryan D. Sheffield; Joel J. Graber; Duy-Loan T. Le; Sanjive Agarwala
Archive | 2012
Lee D. Whetsel; Joel J. Graber
Archive | 2005
Lee D. Whetsel; Joel J. Graber
Archive | 2007
Joel J. Graber
Archive | 2014
Lee D. Whetsel; Joel J. Graber
Archive | 2013
Lee D. Whetsel; Joel J. Graber