Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Kenichi Ishibashi is active.

Publication


Featured researches published by Kenichi Ishibashi.


international symposium on microarchitecture | 1999

Simultaneous bidirectional transceiver logic

Kenichi Ishibashi; T. Goto; T. Hayashi; T. Okada; A. Yamagiwa; M. Shibata; M. Akimoto; K. Akimoto; N. Hamanaka; T. Takahashi; A. Koyama; T. Aida

For its high-end server VT800, Hitachi used SBTL (simultaneous bidirectional transceiver logic). This technology simplifies the implementation and reduces the cost of the crossbar switch in this symmetric-multiprocessing server. The paper discusses the system configuration of the VT800 and the use of SBTL.


international conference on computer design | 1993

A novel clock distribution system for CMOS VLSI

Kenichi Ishibashi; Takehisa Hayashi; Toshio Doi; Noboru Masuda; Akira Yamagiwa; Toshihiro Okabe

A novel all-digital clock distribution system for CMOS VLSI, capable of generating small-skew, four-phase, and non-overlap clock signals when supplied with only a one-phase clock signal, is described. The frequency of the input clock signal can be decreased by 75% without a phase-locked loop (PLL) by adopting this system. The key concept of this system is to extract phase-adjusted multi-phase clock signals from a Multi-tapped Variable Delay Line (MVDL). With the use of a 28-MHz input reference clock, this system has been applied to a 0.8-/spl mu/m CMOS gate array to produce four-phase 28-MHz clock signals with 12.5% duty cycle. Using the measured delay time of the components, clock skew and delay time variations between phases are estimated to be /spl plusmn/0.6 ns and /spl plusmn/0.5 ns, respectively. Both of these values can be decreased to /spl plusmn/0.2 ns with the adoption of an alternative circuit configuration.<<ETX>>


Archive | 1986

Output circuit having transistor monitor for matching output impedance to load impedance

Michio Asano; Akira Masaki; Kenichi Ishibashi


Archive | 1989

High speed clock distribution system

Kenichi Ishibashi; Takehisa Hayashi; Toshio Doi; Mitsuo Asai; Noboru Masuda; Akira Yamagiwa; Toshihiro Okabe


Archive | 1998

Apparatus for interconnecting logic boards

Kenichi Ishibashi; Takehisa Hayashi; Tsutomu Goto; Akira Yamagiwa; Tsuyoshi Watanabe


Archive | 1994

Method and apparatus for synchronizing parallel data transfer

Kenichi Ishibashi; Akira Tanaka; Akira Yamagiwa; Takehisa Hayashi


Archive | 1995

Method and system for synchronizing data having skew

Akira Tanaka; Kenichi Ishibashi; Takehisa Hayashi; Akira Yamagiwa


Archive | 1996

Data transfer apparatus fetching reception data at maximum margin of timing

Akira Tanaka; Toshio Doi; Kenichi Ishibashi; Takehisa Hayashi; Akira Yamagiwa


Archive | 1991

Semiconductor integrated circuit having a plurality of oscillation circuits

Takashi Ito; Kenichi Ishibashi; Kenzo Funatsu; Naoki Yashiki; Katsumi Iwata


Archive | 1996

Simultaneous bidirectional transmission circuit

Kenichi Ishibashi; Takehisa Hayashi; Tsutomu Goto; Akira Yamagiwa; Toshitsugu Takekuma; Toshiro Takahashi; Tatsuhiro Aida

Collaboration


Dive into the Kenichi Ishibashi's collaboration.

Researchain Logo
Decentralizing Knowledge