Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Matthew D. Pierson is active.

Publication


Featured researches published by Matthew D. Pierson.


international conference on vlsi design | 2012

A 1.25GHz 0.8W C66x DSP Core in 40nm CMOS

Raguram Damodaran; Timothy D. Anderson; Sanjive Agarwala; Rama Venkatasubramanian; Michael Gill; Dhileep Gopalakrishnan; Anthony M. Hill; Abhijeet Ashok Chachad; Dheera Balasubramanian; Naveen Bhoria; Jonathan (Son) Hung Tran; Duc Quang Bui; Mujibur Rahman; Shriram D. Moharil; Matthew D. Pierson; Steven Mullinnix; Hung Ong; David Thompson; Krishna Chaithanya Gurram; Oluleye Olorode; Nuruddin Mahmood; Jose Luis Flores; Arjun Rajagopal; Soujanya Narnur; Daniel Wu; Alan Hales; Kyle Peavy; Robert Sussman

The next-generation C66x DSP integrated fixed and floating-point DSP implemented in TSMC 40nm process is presented in this paper. The DSP core runs at 1.25GHz at 0.9V and has a standby power consumption of 800mW. The core transistor count is 21.5 million. The DSP core features 8-way VLIW floating point Data path and a two level memory system and delivers 40 GMACS or 10 GFLOPS floating point MAC performance at 1.25GHz.


high performance interconnects | 2013

Heterogeneous Multi-processor Coherent Interconnect

Kai Chirca; Matthew D. Pierson; Joe Zbiciak; David Thompson; Daniel Wu; Shankar Myilswamy; Roger Griesmer; Kedar Basavaraj; Thomas Huynh; Akshit Dayal; Junbok You; Patrick Eyres; Yusuf Ghadiali; Todd Beck; Anthony M. Hill; Naveen Bhoria; Duc Quang Bui; Jonathan (Son) Hung Tran; Mujibur Rahman; Hong Fei; Shoban Srikrishna Jagathesan; Timothy D. Anderson

The rapid increase in processor and memory integration onto a single die continues to place increasingly complex demands on the interconnect network. In addition to providing low latency, high speed and high bandwidth access from all processors to all shared resources, the burdens of hardware cache coherence and resource virtualization are being placed upon the interconnect as well. This paper describes a multi-core shared memory controller interconnect (MSMC) which supports up to 12 processors, 8 independent banks of IO-coherent on-chip shared RAM, an IO-coherent external memory controller, and high bandwidth IO connections to the SoC infrastructure. MSMC also provides basic IO address translation and memory protection for the on-chip shared SRAM and external memory as well as soft error protection with hardware scrubbing for the on-chip memory. MSMC formed the heart of the compute cluster for a 28-nm CMOS device including 8 Texas Instruments C66x DSP processors and 4 cache-coherent ARM A15 processors sharing 6 MB of on-chip SRAM running at 1.3 Ghz. At this speed MSMC provides all connected masters a combined read/write bandwidth of nearly 1TB/s to access a combined read/write bandwidth of 457.6 GB/s to all shared resources @ 16 mm2.


Archive | 2011

PREFETCH STREAM FILTER WITH FIFO ALLOCATION AND STREAM DIRECTION PREDICTION

Kai Chirca; Joseph Zbiciak; Matthew D. Pierson; Timothy D. Anderson


Archive | 2011

PREFETCHER WITH ARBITRARY DOWNSTREAM PREFETCH CANCELATION

Matthew D. Pierson; Joseph Zbiciak; Kai Chirca; Amitabh Menon; Timothy D. Anderson


Archive | 2014

Highly integrated scalable, flexible DSP megamodule architecture

Timothy D. Anderson; Joseph Zbiciak; Duc Quang Bui; Abnijeet A. Chachad; Kai Chirca; Naveen Bhoria; Matthew D. Pierson; Daniel Wu


Archive | 2013

Multi-Master Cache Coherent Speculation Aware Memory Controller with Advanced Arbitration, Virtualization and EDC

Kai Chirca; Matthew D. Pierson; Timothy D. Anderson


Archive | 2011

DOUBLE-BUFFERED DATA STORAGE TO REDUCE PREFETCH GENERATION STALLS

Matthew D. Pierson; Joseph Zbiciak


Archive | 2011

SLOT/SUB-SLOT PREFETCH ARCHITECTURE FOR MULTIPLE MEMORY REQUESTORS

Kai Chirca; Joseph Zbiciak; Matthew D. Pierson


Archive | 2013

Hazard Detection and Elimination for Coherent Endpoint Allowing Out-of-Order Execution

Matthew D. Pierson; Kai Chirca


Archive | 2015

Coherent cache system with optional acknowledgement for out-of-order coherence transaction completion

Daniel B Wu; Matthew D. Pierson; Kai Chirca; Timothy D. Anderson

Collaboration


Dive into the Matthew D. Pierson's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge