Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Michele Castriotta is active.

Publication


Featured researches published by Michele Castriotta.


electronics system integration technology conference | 2014

Thermal power plane enabling dual-side electrical interconnects for high-performance chip stacks: Implementation

Thomas Brunschwiler; Timo Tick; Michele Castriotta; Gerd Schlottig; Dominic Gschwend; Ken Sato; Takashi Nakajima; Shidong Li; Stefano Oggioni

We report on the design, implementation and performance of a laminate named Thermal Power Plane and solder joints that enable dual-side electrical interconnects (EIC) to a chip stack. This novel packaging topology with a laminate on both sides of the chip stack doubles the number of EIC thus supporting increased communication bandwidth and power density. In addition, in a two-die stack, all power TSVs can be eliminated with the advantage of gained silicon active area. The use of two laminates also enables individual test & burn-in of the dies before stack formation. The TPP needs to provide efficient heat removal and current feed in the out-of-plane and in-plane direction, respectively. An 8+1 coreless build-up laminate with aligned and stacked thermal laminate vias (TLVs) was designed and implemented. Bar-, chevron- and mesh-like copper planes with varying TLV densities were characterized. The mesh design resulted in minimal warpage and voltage drop. The bar and chevron designs result in the lowest thermal resistance. In combination with rail-shaped solder interconnects interfacing between TPP and top chip, the overall thermal resistance of the junction to cold plate of the dual-side EIC approach can outperform that of the standard single-side EIC package. The electrical DC characteristics of the TPP was also evaluated experimentally. The sheet resistance of 0.21 MΩ allows the supply of the required currents within the voltage uniformity requirements. In general, the experimental evaluation supports the feasibility of the proposed dual-side EIC concept supporting further performance and efficiency scaling of high-performance chip stacks.


Archive | 2003

Structure of stacked vias in multiple layer electronic device carriers

Stefano Oggioni; Michele Castriotta; Gianluca Rogiani; Mauro Spreafico; Giorgio Viero


Archive | 2006

POWER SUPPLY STRUCTURE FOR HIGH POWER CIRCUIT PACKAGES

Michele Castriotta; Stefano S. Oggioni; Mauro Spreafico; Giorgio Viero


Archive | 2005

HANDLING AND POSITIONING OF METALLIC PLATED BALLS FOR SOCKET APPLICATION IN BALL GRID ARRAY PACKAGES

Giorgio Viero; Stefano S. Oggioni; Michele Castriotta


Archive | 2005

METALLIC PLATING FOR SOCKET APPLICATIONIN BALL GRID ARRAY PACKAGES

Giorgio Viero; Stefano S. Oggioni; Michele Castriotta


Archive | 2004

Method and System for Self-Aligning Parts in Mems

Thomas Robert Albrecht; Michele Castriotta; Michel Despont; Stefano Oggioni


Archive | 2003

Improved structure of stacked vias in multiple layer electronic device carriers

Michele Castriotta; Stefano Oggioni; Gianluca Rogiani; Mauro Spreafico; Giorgio Viero


Archive | 2014

Integrated helical multi-layer inductor structures

Thomas Brunschwiler; Michele Castriotta; Rachel Gordin; Stefano S. Oggioni; Gerd Schlottig


Archive | 2005

Metallic plating for socket application in ball grid array packages

Giorgio Viero; Stefano Oggioni; Michele Castriotta


Archive | 2003

Verbesserte struktur gestapelter kontaktlöcher in mehrschichtigen elektronischen bauelementeträgern Improved structure of stacked contact holes in multilayer electronic devices makers

Michele Castriotta; Stefano Oggioni; Gianluca Rogiani; Mauro Spreafico; Giorgio Viero

Researchain Logo
Decentralizing Knowledge