Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Min-Sheng Kao is active.

Publication


Featured researches published by Min-Sheng Kao.


IEEE Transactions on Very Large Scale Integration Systems | 2009

A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18-

Min-Sheng Kao; Jen-Ming Wu; Chih-Hsing Lin; Fan-Ta Chen; Ching-Te Chiu; Shawn S. H. Hsu

A 10-Gb/s current mode logic (CML) input/output (I/O) circuit for backplane interconnect is fabricated in 0.18-mu m 1P6M CMOS process. Comparing with conventional I/O circuit, this work consists of input equalizer, limiting amplifier with active-load inductive peaking, duty cycle correction and CML output buffer. To enhance circuit bandwidth for 10-GB/s operation, several techniques include active load inductive peaking and active feedback with current buffer in Cherry-Hooper topology. With these techniques, it reduces 30%-65% of the chip area comparing with on-chip inductor peaking method. This design also passes the interoperability test with switch fabric successfully. It provides 600- mVpp differential voltage swing in driving 50-Omega output loads, 40-dB input dynamic range, 40-dB voltage gain, and 8-mV input sensitivity. The total power consumption is only 85 mW in 1.8-V supply and the chip feature die size is 700 mum times 400 mum.


IEEE Transactions on Very Large Scale Integration Systems | 2014

\mu

Min-Sheng Kao; Fan-Ta Chen; Yu-Hao Hsu; Jen-Ming Wu

This paper presents an inductive intrinsic parasitic feedback technique to enhance the circuit bandwidth of the electro-absorption/Mach-Zehnder optical modulator driver with high-voltage swing-driving capability. The modulator consists of a series-shunt inductor peaking predriver stage and a multicascode postdriver stage. The postdriver stage integrates the proposed inductive intrinsic parasitic feedback network, the interstage series inductor-peaking scheme, and the auxiliary source degeneration structure. The chip is fabricated in 0.13- μm mixed-signal 1P8M standard CMOS process with a die size of 900×800 μm2. The operation data rate of this design is measured up to 20-Gb/s with 3.7 VPP S.E. output amplitude swing, driving 50-Ω resistive load with input signal less than 250 mV. The measured rise/fall time of the output electrical eye diagram is less than 20 ps and the total power consumption is 0.9 W with 1.2/4.0 V dual supplies.


international conference mixed design of integrated circuits and systems | 2006

m CMOS Technology

C.H. Hsiao; Min-Sheng Kao; C.H. Jen; Yu-Hao Hsu; Ping-Ling Yang; Ching-Te Chiu; Jen-Ming Wu; Shuo-Hung Hsu; Yarsun Hsu

In this paper, a 3.2Gb/s CML transmitter with 20:1 multiplexer was developed for integrating with 8/10B encoders in high speed network applications. Compared with the common 10:1 multiplexer, this 20:1 transmitter reduces the required operating frequency in routers or switches by half. A double phase source coupled logic based differential circuit is used to achieve the 20:1 serialization with reduced noise effects. A low-power PLL is embedded for generating on chip dual phase clocks. A wide-band low power high speed CML output buffer could provide 250mV output voltage swing up to 10Gb/s. The overall chip size is 650mumtimes950mum with power consumption of 104 mW at 3.2Gb/s


IEEE Transactions on Circuits and Systems | 2014

20-Gb/s CMOS EA/MZ Modulator Driver With Intrinsic Parasitic Feedback Network

Fan-Ta Chen; Min-Sheng Kao; Yu-Hao Hsu; Jen-Ming Wu; Ching-Te Chiu; Shawn S. H. Hsu; Mau-Chung Frank Chang

This paper presents a rotational phase frequency detector (RPFD) for reference-less clock and data recovery circuit (CDR). The proposed RPFD changes the bang-bang phase detector (BBPD) characteristic from a bidirectional phase detection to an unilateral phase detection for capturing clock frequency. The phase-and-frequency lock loop (PFLL) locks the clock frequency and the clock phase alternatively. The single-loop CDR replaces the dual-loop CDR so as to eliminate the noise contribution from the frequency lock loop (FLL). This proposed design is fabricated in TSMC mixed-signal 1P9M 90-nm standard CMOS process with overall die size of 0.71- mm2. With input 10-Gb/s data of a 231-1 PRBS, the CDR tracks free running clock over the capture range of 1.48 GHz and locks in the acquisition time of 20 μs. At the same time, the peak-to-peak jitters show only 5.0 ps in the recovered clock and exhibits 15.11 ps in the recovered data. The measured chip consumes 92 mW with 1.0-V supply voltage.


IEEE Transactions on Very Large Scale Integration Systems | 2013

A 3.2 Gbit/s CML Transmitter With 20:1 Multiplexer In 0.18 CMOS Technology

Ching-Te Chiu; Yu-Hao Hsu; Wei-Chih Lai; Jen-Ming Wu; Shawn S. H. Hsu; Yang-Syu Lin; Fan-Ta Chen; Min-Sheng Kao; Yarsun Hsu

A load-balanced Birkhoff-von Neumann (LB-BvN) 4 × 4 switch fabric IC is proposed for feedback-based switch systems. This is fabricated in 0.13- μm CMOS technology and the chip area is 1.380 × 1.080 mm2. The overall data rate of the LB-BvN 4 × 4 switch fabric IC is up to 32 Gb/s (8 Gb/s/channel) with only 0.8 ns propagation delay. The LB-BvN switch is highly recommended for constructing the next-generation terabit switch. In a feedback-based switch system, the long propagation delay of the switch module reduces the system throughput significantly. In this paper, we present a scalable LB-BvN 4 × 4 switch fabric IC directly in the high-speed domain. By observing the deterministic switching pattern of the N×N LB-BvN switch, we present a low-complexity pattern generator that reduces the PG complexity from O(N3) to O(1). This technique reduces the propagation delay of the switch module from 30 to 0.8 ns, and also provides 80% area saving and 85% power saving compared to serializer-deserializer interfaces. The proposed LB-BvN 4 × 4 switch fabric IC is suitable for feedback-based switch systems to solve the throughput degradation problem.


international symposium on circuits and systems | 2008

A 10-Gb/s Low Jitter Single-Loop Clock and Data Recovery Circuit With Rotational Phase Frequency Detector

Yu-Hao Hsu; Ming-Hao Lu; Ping-Ling Yang; Fan-Ta Chen; You-Hung Li; Min-Sheng Kao; Chih-Hsing Lin; Ching-Te Chiu; Jen-Ming Wu; Shuo-Hung Hsu; Yarsun Hsu

In this paper, we present a 7 Gbps/Ch quad SerDes integrated with a 4times4 load-balanced switch fabric circuit for high speed networking applications. To achieve high-speed and low area, we propose an area-saving RF model device for the SerDes design. The area-saving RF model has almost the same speed and jitter performance with the RF model but only consumes one half of the area. In our hybrid design of the SerDes architecture, the area-saving RF model mixed with the baseband model can reduce 75% of area compared with the design using only the conventional RF model. The grounded coplanar waveguide (GCPW) type transmission line is also employed to reduce the clock tree skew for the quad SerDes to within 1 ps. The total area is 3 mm times 2.48 mm, including the switch fabric, the quad SerDes interface, and a LC-PLL. In our results, each input/output port of the 4x4 switch fabric can achieve 7 Gbps data rate, and the overall throughout is 28 Gbps.


symposium on cloud computing | 2005

Low Propagation Delay Load-Balanced 4

Ching-Te Chiu; Jen-Ming Wu; Shuo-Hung Hsu; Min-Sheng Kao; Chih-Hsien Jen; Yarsun Hsu

A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This interface consists of input equalizer, limiting amplifier, CML buffer and output voltage-peaking circuit. Several wide-band techniques for this work are adopted to broaden the bandwidth and realize the circuit in 10Gb/s operation. The techniques include PMOS active load inductive-peaking, active feedback and Cherry-Hooper topology. These techniques can reduce 80% of the circuit area compared to the circuit area with on-chip inductors. The integration of the input equalizer and output voltage-peaking is also verified in this paper to provide robust I/O interface for high-speed interconnect and compensate transmission signal attenuation in the backplane. This work has been implemented in a 0.18μm CMOS technology. The total power consumption of the I/O interface is only 70mW. The area of input and output interface are 0.02mm2and 0.008mm2. The input interface can operate at 10Gb/s with 40dB input dynamic range and 4mV input sensitivity.


asia and south pacific design automation conference | 2007

\,\times\,

Yu-Hao Hsu; Min-Sheng Kao; Hou-Cheng Tzeng; Ching-Te Chiu; Jen-Ming Wu; Shuo-Hung Hsu

For the first time, we implemented a reconfigurable load-balanced TDM switch IC with SERDES interface circuits for high speed networking applications. An N times N TDM switch could be constructed recursively from the TDM switch IC to achieve switching capacity of hundred gigabits per second or higher. The TDM switch IC contained a digital 8 times 8 TDM switch core with 8B10B CODECs and analog SERDES I/O interfaces. In the I/O interfaces, eight 2.56/3.2Gbps dual-mode 16/20:1 SERDES with CML buffers were developed. The 16/20:1 instead of 8/10:1 serializer and deserializer were used to reduce the required operating frequency in the switch core by half. New half-rate architectures and all static CMOS gates were used in the 16/20:1 serializer and deserializer for the low power consumption. A wide-band CML I/O buffer with our patented PMOS active load scheme was developed. All implementation were based on the 0.18 mum CMOS technology. Our implementation showed a 20 Gbps switching capacity for the 8 times 8 TDM switch IC.


asia and south pacific design automation conference | 2011

4 Switch Fabric IC in 0.13-

Yu-Hao Hsu; Yang-Syu Lin; Ching-Te Chiu; Jen-Ming Wu; Shuo-Hung Hsu; Fan-Ta Chen; Min-Sheng Kao; Wei-Chih Lai; Yarsun Hsu

In this paper, a low propagation delay, low power, and area-efficient 4×4 load-balanced switch circuit for feedback-based system is presented. In this periodic and deterministic switch, only two DFFs are used to implement a pattern generator which is a O(N3) hardware complexity in traditional matching algorithm based N×N switch. For packet reordering, a feedback path is established in series of symmetric patterns. As comparing with commercial switch systems, we implement a 4×4 switch IC directly in high speed domain without the use of SERDES interfaces to achieve low propagation delay and high scalability. In CML output buffer, PMOS active load and active back-end termination are introduced. A stacked current source and symmetric topology in CML-DFF are adopted. From our results, this work efficiently deducted 28ns propagation delay, 80% area and 80% power introduced by the SERDES interface. The throughput rate is up to 32Gbps (8Gbps/Ch).


international symposium on circuits and systems | 2007

\mu{\rm m}

Ching-Te Chiu; Yu-Hao Hsu; Min-Sheng Kao; Hou-Cheng Tzeng; Ming-Chang Du; Ping-Ling Yang; Ming-Hao Lu; Fan-Ta Chen; Hung-Yu Lin; Jen-Ming Wu; Shuo-Hung Hsu; Yarsun Hsu

Collaboration


Dive into the Min-Sheng Kao's collaboration.

Top Co-Authors

Avatar

Jen-Ming Wu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Ching-Te Chiu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Yu-Hao Hsu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Fan-Ta Chen

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Shuo-Hung Hsu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Yarsun Hsu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Ping-Ling Yang

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Hou-Cheng Tzeng

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Ming-Hao Lu

National Tsing Hua University

View shared research outputs
Top Co-Authors

Avatar

Shawn S. H. Hsu

National Tsing Hua University

View shared research outputs
Researchain Logo
Decentralizing Knowledge