Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Sasan Cyrusian is active.

Publication


Featured researches published by Sasan Cyrusian.


international symposium on circuits and systems | 2005

A 2.5GHz phase-switching PLL using a supply controlled 2-delay-stage 10GHz ring oscillator for improved jitter/mismatch

Eva Tatschl-Unterberger; Sasan Cyrusian; Michael A. Ruegg

A fully integrated ring oscillator PLL for hard disk channel applications is presented. A number of 16 equidistant phases of the output clock, programmable in 0.4% steps between 200 MHz and 2.5 GHz are achieved by the use of a phase-switching fractional N architecture. Phase mismatch is optimized by the use of a novel two delay stage ring oscillator running at 4/spl times/ output frequency (800 MHz-10 GHz) and a subsequent divider chain. Jitter and area consumption are improved by solely controlling the VCO via its power supply. The proposed VCOs jitter/power/number of stages relationship behaves analogue to a single ended structure although the ring delivers 4 differential clock phases. The PLL was built in standard 0.12 /spl mu/m CMOS technology. It achieves a phase noise performance of -96 dBc/Hz @ 1 MHz offset on a 1.6 GHz signal. The integrated jitter in the measured band (10 kHz-10 MHz) is 3.8 ps. The PLL consumes 0.06 mm/sup 2/ only.


Archive | 2000

Write precompensation circuit and read channel with write precompensation circuit that generates output signals by interpolating between selected phases

Zabih Toosky; Sasan Cyrusian; Ulrich Huewels


Archive | 2001

Offset cancellation of charge pump based phase detector

Michael A. Ruegg; Sasan Cyrusian


Archive | 2002

Write output driver with internal programmable pull-up resistors

Sasan Cyrusian; Elmar Bach


Archive | 2002

High-bandwidth low-voltage gain cell and voltage follower having an enhanced transconductance

Elmar Bach; Thomas Blon; Sasan Cyrusian; Stephen J. Franck


Archive | 2002

Low voltage charge pump for use in a phase locked loop

Michael A. Ruegg; Sasan Cyrusian


Archive | 2001

High speed multiplexer

Michael A. Ruegg; Sasan Cyrusian


Archive | 2002

High-speed programmable synchronous counter for use in a phase locked loop

Michael A. Ruegg; Sasan Cyrusian


Archive | 2001

Ultra low jitter clock generation device and method for storage drive and radio frequency systems

Sasan Cyrusian


Archive | 2001

View DAC feedback inside analog front circuit

Sasan Cyrusian

Collaboration


Dive into the Sasan Cyrusian's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge