Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Tim Minvielle is active.

Publication


Featured researches published by Tim Minvielle.


international solid-state circuits conference | 2013

A 130.7mm 2 2-layer 32Gb ReRAM memory device in 24nm technology

Tz-yi Liu; Tian Hong Yan; Roy E. Scheuerlein; Yingchang Chen; Jeffrey Koon Yee Lee; Gopinath Balakrishnan; Gordon Yee; Henry Zhang; Alex Yap; Jingwen Ouyang; Takahiko Sasaki; Sravanti Addepalli; Ali Al-Shamma; Chin-Yu Chen; Mayank Gupta; Greg Hilton; Saurabh Joshi; Achal Kathuria; Vincent Lai; Deep Masiwal; Masahide Matsumoto; Anurag Nigam; Anil Pai; Jayesh Pakhale; Chang Hua Siau; Xiaoxia Wu; Ronald Yin; Liping Peng; Jang Yong Kang; Sharon Huynh

ReRAM has been considered as one of the potential technologies for the next-generation nonvolatile memory, given its fast access speed, high reliability, and multi-level capability. Multiple-layered architectures have been used for several megabit test-chips and memory macros [1-3]. This paper presents a MeOx-based 32Gb ReRAM test chip developed in 24nm technology.


IEEE Journal of Solid-state Circuits | 2014

A 130.7-

Tz-yi Liu; Tian Hong Yan; Roy E. Scheuerlein; Yingchang Chen; Jeffrey Koon Yee Lee; Gopinath Balakrishnan; Gordon Yee; Henry Zhang; Alex Yap; Jingwen Ouyang; Takahiko Sasaki; Ali Al-Shamma; Chin-Yu Chen; Mayank Gupta; Greg Hilton; Achal Kathuria; Vincent Lai; Masahide Matsumoto; Anurag Nigam; Anil Pai; Jayesh Pakhale; Chang Hua Siau; Xiaoxia Wu; Yibo Yin; Nicolas Nagel; Yoichiro Tanaka; Masaaki Higashitani; Tim Minvielle; Chandu Gorla; Takayuki Tsukamoto

A 32-Gb ReRAM test chip has been developed in a 24-nm process, with a diode as the selection device and metal oxide as the switching element. The memory array is constructed with cross-point architecture to allow multiple memory layers stacked above the supporting circuitry and minimize the circuit area overhead. Die efficiency is further improved by sharing wordlines and bitlines between adjacent blocks. As the number of sense amplifiers under the memory array is limited, a pipelined array control scheme is adopted to compensate the performance impact while utilizing the fast switching time of ReRAM cells. With the chip current consumption being dominated by the array leakage and sensitive to array bias and operating conditions, a charge pump stage control scheme is introduced to dynamically adapt to the operating conditions for optimal power consumption. Smart Read during sensing and leakage current compensation scheme during programming are applied to the large-block architecture and achieve a chip density that is several orders of magnitude higher than prior ReRAM developments.


Archive | 2013

\hbox{mm}^{2}

Dipankar Pramanik; Tony P. Chiang; Tim Minvielle; Takeshi Yamaguchi


Archive | 2013

2-Layer 32-Gb ReRAM Memory Device in 24-nm Technology

Dipankar Pramanik; David E Lazovsky; Tim Minvielle; Takeshi Yamaguchi


Archive | 2013

METHOD FOR FORMING METAL OXIDES AND SILICIDES IN A MEMORY DEVICE

Hieu Pham; Vidyut Gopal; Imran Hashim; Tim Minvielle; Yun Wang; Takeshi Yamaguchi; Hong Sheng Yang


Archive | 2012

Multi-level memory array having resistive elements for multi-bit data storage

Mihir Tendulkar; Vidyut Gopal; Imran Hashim; Randall J. Higuchi; Tim Minvielle; Yun Wang; Takeshi Yamaguchi


Archive | 2015

Transition Metal Oxide Bilayers

Imran Hashim; Ryan C. Clarke; Nan Lu; Tim Minvielle; Takeshi Yamaguchi


Archive | 2014

Bilayered Oxide Structures for ReRAM Cells

Yun Wang; Tony P. Chiang; Imran Hashim; Tim Minvielle; Dipankar Pramanik; Takeshi Yamaguchi


Archive | 2012

Resistive random access memory cell having three or more resistive states

Yun Wang; Tony P. Chiang; Tim Minvielle; Takeshi Yamaguchi


Archive | 2012

Resistive Random Access Memory Cells Having METAL ALLOY Current Limiting layers

Yun Wang; Tony P. Chiang; Tim Minvielle; Takeshi Yamaguchi

Collaboration


Dive into the Tim Minvielle's collaboration.

Researchain Logo
Decentralizing Knowledge