William Wu Shen
TSMC
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by William Wu Shen.
IEEE Journal of Solid-state Circuits | 2014
Mu-Shan Lin; Chien-Chun Tsai; Chih-Hsien Chang; Wen-Hung Huang; Ying-Yu Hsu; Shu-Chun Yang; Chin-Ming Fu; Mao-Hsuan Chou; Tien-Chien Huang; Ching-Fang Chen; Tze-Chiang Huang; Saman Adham; Min-Jer Wang; William Wu Shen; Ashok Mehta
A 1 Tbit/s bandwidth PHY is demonstrated through CoWoS™ platform. Two chips: SOC and embedded DRAM (eDRAM), have been fabricated in TSMC 40 nm CMOS technology and stacked on a silicon interposer chip. 1024 DQ buses operating at 1.1 Gbit/s with VDDQ = 0.3 V are proven between SOC chip and eDRAM chip in experimental results with 1 mm signal trace length on the silicon interposer. A novel timing compensation mechanism is presented to achieve a low-power and small area eDRAM PHY that excludes PLL/DLL but retains good timing margin. Another data sampling alignment training approach is employed to enhance timing robustness. A compact low-swing IO also achieves power efficiency of 0.105 mW/Gbps.
Archive | 2012
Chung-min Fu; William Wu Shen; Po-Hsiang Huang; Meng-Fu You; Chi-Yeh Yu
Archive | 2013
Bo-Jr Huang; William Wu Shen; Chin-Her Chien; Chin-Chou Liu; Yun-Han Lee
Archive | 2012
Hsien-Hsin Sean Lee; William Wu Shen; Yun-Han Lee
Archive | 2015
Feng Wei Kuo; William Wu Shen; Chewn-Pu Jou; Huan-Neng Chen; Lan-Chou Cho
Archive | 2017
Fu-lung Hsueh; William Wu Shen; Lan-Chou Cho
Archive | 2017
Lan-Chou Cho; William Wu Shen; Feng Wei Kuo; Huan-Neng Chen
Archive | 2016
Hsien-Hsin Sean Lee; William Wu Shen; Yun-Han Lee
Archive | 2015
William Wu Shen; Yun-Han Lee; Chin-Chou Liu; Hsien-Hsin Lee; Chung-Sheng Yuan; Wei-Cheng Wu; Ching-Fang Chen
Archive | 2015
Lan-Chou Cho; Chewn-Pu Jou; Feng Wei Kuo; Huan-Neng Chen; William Wu Shen