Youbean Kim
Yonsei University
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Youbean Kim.
asian test symposium | 2005
Youbean Kim; Myung-Hoon Yang; Yong Lee; Sungho Kang
This paper presents a new low power BIST TPG scheme. It uses a transition monitoring window (TMW) that is comprised of a transition monitoring window block and a MUX. When random test patterns are generated by an LFSR, transitions of those patterns satisfy pseudo-random Gaussian distribution. The proposed technique represses transitions of patterns using the k-value which is a standard that is obtained from the distribution of TMW to observe over transitive patterns causing high power dissipation in a scan chain. Experimental results show that the proposed BIST TPG schemes can reduce scan transition by about 60% without performance loss in ISCAS’89 benchmark circuits that have large number scan inputs.
IEICE Transactions on Electronics | 2008
Youbean Kim; Kicheol Kim; Incheol Kim; Sungho Kang
Testing PLLs (phase-locked loops) is becoming an important issue that affects both time-to-market and production cost of electronic systems. Though a PLL is the most common mixed-signal building block, it is very difficult to test due to internal analog blocks and signals. In this paper, we propose a new PLL BIST (built-in self test) using the distorted frequency detector that uses only internal digital signals. The proposed BIST does not need to load any analog nodes of the PLL. Therefore, it provides an efficient defect-oriented structural test scheme, reduced area overhead, and improved test quality compared with previous approaches.
IEICE Transactions on Electronics | 2007
Incheol Kim; Kicheol Kim; Youbean Kim; Hyeonuk Son; Sungho Kang
A new BIST (Built-in Self-test) method for static ADC testing is proposed. The proposed method detects offset, gain, INL (Integral Non-linearity) and DNL (Differential Non-linearity) errors with a low hardware overhead. Moreover, it can solve a transient zone problem which is derived from the ADC noise in real test environments.
IEICE Transactions on Electronics | 2008
Kicheol Kim; Youbean Kim; Incheol Kim; Hyeonuk Son; Sungho Kang
SUMMARY In this letter a histogram-based BIST (Built-In Self-Test) approach for deriving the main characteristic parameters of an ADC (Analog to Digital Converter) such as offset, gain and non-linearities is proposed. The BIST uses a ramp signal as an input signal and two counters as a response analyzer to calculate the derived static parameters. Experimental results show that the proposed method reduces the hardware overhead and testing time while detecting any static faults in an ADC.
asian test symposium | 2006
Youbean Kim; Dongsup Song; Kicheol Kim; Incheol Kim; Sungho Kang
Power of scan operation is dominant factor. This paper proposed the structure to reduce scan power totally. The total scan power reduction architecture uses a duplicated transition monitoring window and sub-scan chains. Experimental results show 60% transition reduction, 2-4% fault coverage improvement, and 25% scan-in and 26% scan-out transition by the TOSCA
Iet Computers and Digital Techniques | 2007
Myung-Hoon Yang; Youbean Kim; Youngkyu Park; Dae-Yeal Lee; Sungho Kang
Archive | 2005
Sungho Kang; Youbean Kim; Myung-Hoon Yang; Yong Lee
IEE Proceedings - Circuits, Devices and Systems | 2005
K. Kim; Youbean Kim; Yang-Sik Shin; Doo-Hoon Song; S.Y. Kang
IEICE Transactions on Information and Systems | 2008
Youbean Kim; Kicheol Kim; Incheol Kim; Hyunwook Son; Sungho Kang
international soc design conference | 2009
Hyeonuk Son; Jaewon Jang; Youbean Kim; Kicheol Kim; Incheol Kim; Sungho Kang