Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Arunachala Nagarajan.
reliability physics symposium | 1973
Robert Charles Dockerty; Conrad Albert Barile; Arunachala Nagarajan; S. M. Zalar
The threshold voltage stability of p- and n-channel silicon gate FETs is improved by annealing the gate silicon nitride in oxygen or steam prior to deposition of the silicon gate. Annealing shifts the threshold voltage negatively by 100-200mV, and lowers the normalized transconductance slightly. Field effect mobility, fast surface state density and junction leakage are not affected by the anneal. Formation of a thin layer of SiO2 plus SiOXNy during annealing increases nitride resistivity and reduces the threshold voltage shift due to charge storage at the oxide-nitride interface.
Archive | 1980
Steven G. Barbee; James M. Leas; J. R. Lloyd; Arunachala Nagarajan
Archive | 1972
Conrad Albert Barile; Robert Charles Dockerty; Arunachala Nagarajan
Archive | 1979
Conrad Albert Barile; Goerge R. Goth; James Steve Makris; Arunachala Nagarajan; Raj Kanwal Raheja
Archive | 1981
Steven G. Barbee; James M. Leas; J. R. Lloyd; Arunachala Nagarajan
Archive | 1981
Arunachala Nagarajan; Homi Gustadji Sarkary
Archive | 1982
Arunachala Nagarajan; Homi Gustadji Sarkary
Archive | 1980
Conrad Albert Barile; George Richard Goth; James Steve Makris; Arunachala Nagarajan; Raj Kanwal Raheja
Microelectronics Reliability | 1984
Steven G. Barbee; JamesM Leas; JamesR Lloyd; Arunachala Nagarajan
Archive | 1982
Arunachala Nagarajan; Homi Gustadji Sarkary