Avadhani Shridhar
Hitachi
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Avadhani Shridhar.
international symposium on low power electronics and design | 1996
Mitsuru Hiraki; Raminder Singh Bajwa; Hirotsugu Kojima; Douglas J. Gorny; Kenichi Nitta; Avadhani Shridhar; Katsuro Sasaki; Koichi Seki
This paper presents a new pipeline structure that dramatically reduces the power consumption of multimedia processors by using the commonly observed characteristic that most of the execution cycles of signal processing programs are used for loop executions. In our pipeline, the signals obtained by decoding the instructions included in a loop are temporarily stored in a small-capacity RAM that we call decoded instruction buffer (DIB), and are reused at every cycle of the loop iterations. The power saving is achieved by stopping the instruction fetch and decode stages of the processor during the loop execution except its first iteration. The result of our power analysis shows that about 40% power saving can be achieved when our pipeline structure is incorporated into a digital signal processor or RISC processor. The area of the DIB is estimated to be about 0.7 mm/sup 2/ assuming triple-metal 0.5 /spl mu/m CMOS technology.
Archive | 1996
Hirotsugu Kojima; Avadhani Shridhar
Archive | 1995
Avadhani Shridhar; Kenichi Nitta
Archive | 1997
Avadhani Shridhar; John Simons
Archive | 1993
Avadhani Shridhar; Douglas J. Gorny
Archive | 1999
Avadhani Shridhar; Arindam Saha
Archive | 2005
John Simons; Avadhani Shridhar
Archive | 2000
Behrooz Rezvani; Avadhani Shridhar; Raminder Singh Bajwa; Tiruvur R. Ramesh; Masoud Eskandari; Firooz Massoudi; Sam Heidari; Omprakash S. Sarmaru; Sridhar Begur
Archive | 2002
Avadhani Shridhar; Behrooz Rezvani; Sushil Agarwal; Alfred Mui; Masoud Eskandari
Archive | 2001
Sam Heidari; Behrooz Rezvani; Raminder Singh Bajwa; Jacky Chow; Avadhani Shridhar; Dale Smith; John Gevargiz; Saman Behtash