Cheol-kyu Lee
Samsung
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Cheol-kyu Lee.
symposium on vlsi technology | 2006
Hyung-Suk Jung; Sung Kee Han; Ha-Jin Lim; Yun-Seok Kim; Min-Joo Kim; Mi Young Yu; Cheol-kyu Lee; Mong sub Lee; Young-Sub You; Youngsu Chung; Seulgi Kim; Hion Suck Baik; Jong-Ho Lee; Nae-In Lee; Ho-Kyu Kang
We propose a novel Vth, control method for HfSiON (or HfO2) with poly-Si and metal inserted poly-Si stacks (MIPS) gates. By using a selective AlOx etch (SAE) process, we successfully integrate dual high-k gate oxide scheme; HfSiO/poly-Si stack for nMOS and HfSiO/AlOx/poly-Si stack for pMOS. Therefore, symmetrical Vth values of 0.43V(nMOS)/-0.44V (pMOS) have been obtained in poly-Si gate. For MIPS gate, we perform the SAE process with impurity incorporation at the channel region, such as N 2 for nMOS and F for pMOS. Consequently, nMOS Vth of 0.35V and pMOS Vth of -0.45V are obtained without counter channel doping. Moreover, we find out that impurity incorporation at the channel also improves mobility and reliability characteristics. Finally, by using the SAE process with impurity incorporation, maximum operating voltages above 1.0V are obtained by an extrapolated 10 years lifetime
international electron devices meeting | 2006
Sung Kee Han; Hyung-Suk Jung; Ha-Jin Lim; Min-Joo Kim; Cheol-kyu Lee; Mong sub Lee; Young-Sub You; Hion Suck Baik; Young Su Chung; Eunha Lee; Jong-Ho Lee; Nae In Lee; Ho-Kyu Kang
The authors have successfully developed a mass production friendly single metal gate process utilizing an ultra-thin metal inserted poly-Si stack (UT-MIPS) structure. First, the inserted metal gate thickness effects on device performances are carefully examined, and then the other parameters are optimized to give the best performance. As a results, low and symmetrical short channel Vth (0.44/-0.48 V for n/pMOS) and excellent drive currents (620/230 muA/mum for n/pMOS at Ioff =20pA/mum and Vdd=1.2 V) are obtained without using any mobility enhancement strain technology. The estimated operation voltage for 10 years lifetime of optimized UT-MIPS devices (1.25 V for nMOS PBTI and 1.5 V pMOS NBTI) are well beyond the 1.2 V, showing the good reliability characteristics of UT-MIPS devices as well
symposium on vlsi technology | 2007
Hyung-Suk Jung; Sung Kee Han; Ha-Jin Lim; Yun Ki Choi; Cheol-kyu Lee; Mong sub Lee; Young-Sub You; Youngsu Chung; Jong-Bong Park; Eun Ha Lee; Hion Suck Baik; Jong-Ho Lee; Nae-In Lee; Ho-Kyu Kang
We have successfully developed integration friendly dual metal gate process utilizing a dual thickness metal inserted poly-Si stacks (DT-MIPS) structure; poly-Si/TaN/HfON stacks for nMOS and poly-Si/capping metal layer(c-ML)/AlOx/TaN/HfON stacks for pMOS. First, in spite of different metal thickness on n/pMOS, a high-selectivity gate etch process can completely remove metal and HfON layers from the S/D active regions with negligible Si recess in both n/pMOS. Consequently, in both short and long channel devices, n/pMOS Vth values of ~plusmn0.35 V are obtained without counter channel doping. Moreover, excellent drive currents (620/250 muA/um for n/pMOS at Ioff=20 pA/um and Vdd=1.2 V) are obtained without using any mobility enhancement technique. Finally, we confirm that the estimated operation voltages for 10 years lifetime for both nMOS PBTI and pMOS NBTI are well beyond the 1.2 V.
Archive | 2007
Hyung-Suk Jung; Cheol-kyu Lee; Jong-Ho Lee; Sung-Kee Han; Yun-Seok Kim
Archive | 2005
Keun-Hee Bai; Kyeong-koo Chi; Chang-Jin Kang; Cheol-kyu Lee
Archive | 2003
Seung-Young Son; Cheol-kyu Lee; Chang-Jin Kang; Byeong-Yun Nam
Archive | 2003
Hong Cho; Chang-Jin Kang; Kyeong-koo Chi; Cheol-kyu Lee; Hye-Jin Jo
Archive | 2012
Kukhan Yoon; Cheol-kyu Lee; Jun-Soo Lee; Jong-Kyu Kim; Seong-Mo Koo; Ki-jin Park
Archive | 2008
Heung-Sik Park; Jun-ho Yoon; Cheol-kyu Lee; Joon-soo Park
Archive | 2001
Cheol-kyu Lee