Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Chi-Sung Oh is active.

Publication


Featured researches published by Chi-Sung Oh.


international solid-state circuits conference | 2016

18.2 A 1.2V 20nm 307GB/s HBM DRAM with at-speed wafer-level I/O test scheme and adaptive refresh considering temperature distribution

Kyo-Min Sohn; Won-Joo Yun; Reum Oh; Chi-Sung Oh; Seong-young Seo; Min-Sang Park; Dong-Hak Shin; Won-Chang Jung; Sang-Hoon Shin; Je-Min Ryu; Hye-Seung Yu; Jae-Hun Jung; Kyung-woo Nam; Seouk-Kyu Choi; Jae-Wook Lee; Uk-Song Kang; Young-Soo Sohn; Jung-Hwan Choi; Chi-wook Kim; Seong-Jin Jang; Gyo-Young Jin

Demand for higher bandwidth DRAM continues to increase, especially in high-performance computing and graphics applications. However, conventional DRAM devices such as DDR4 DIMM and GDDR5 cannot satisfy these needs since they are bandwidth limited to less than 30GB/s. Also, if multiple GDDR DRAMs are used simultaneously for higher bandwidth, then high power consumption and routing congestion on PCBs become a big concern. In order to overcome these limitations, the high-bandwidth memory (HBM) DRAM was recently introduced[1]. HBM-DRAM uses TSV and interposer technologies enabling multiple chip stacks and wide I/Os between the processor and memory: providing high capacity, low power and high bandwidth. This paper proposes the 2nd generation HBM to double the bandwidth from 128GB/s to more than 256GB/s and support pseudo-channel mode and 8H stacks [2]. In the pseudo-channel mode, a legacy channel is divided into two pseudo channels and the two pseudo channels share the command-address pins. Thus, one HBM has 16 pseudo channels instead of 8 legacy channels. To support various stack configurations including 8H stacks, a new architecture is adopted for flexible density ranging from 16Gb to 64Gb maintaining the same bandwidth. Finally, the bandwidth increase requires an active thermal solution to manage hotspots that develop from highly concentrated power consumption; we propose an adaptive refresh considering temperature distribution (ART) scheme as a solution.


IEEE Journal of Solid-state Circuits | 2017

A 1.2 V 20 nm 307 GB/s HBM DRAM With At-Speed Wafer-Level IO Test Scheme and Adaptive Refresh Considering Temperature Distribution

Kyo-Min Sohn; Won-Joo Yun; Reum Oh; Chi-Sung Oh; Seong-young Seo; Min-Sang Park; Dong-Hak Shin; Won-Chang Jung; Sang-Hoon Shin; Je-Min Ryu; Hye-Seung Yu; Jae-Hun Jung; Hyunui Lee; Seok-Yong Kang; Young-Soo Sohn; Jung-Hwan Choi; Yong-Cheol Bae; Seong-Jin Jang; Gyo-Young Jin

Demand for higher bandwidth DRAM continues to increase, especially in high-performance computing and graphics applications. However, conventional DRAM devices such as DDR4 DIMM and GDDR5 cannot satisfy these needs since they are bandwidth limited to less than 30GB/s. Also, if multiple GDDR DRAMs are used simultaneously for higher bandwidth, then high power consumption and routing congestion on PCBs become a big concern. In order to overcome these limitations, the high-bandwidth memory (HBM) DRAM was recently introduced[1]. HBM-DRAM uses TSV and interposer technologies enabling multiple chip stacks and wide I/Os between the processor and memory: providing high capacity, low power and high bandwidth. This paper proposes the 2nd generation HBM to double the bandwidth from 128GB/s to more than 256GB/s and support pseudo-channel mode and 8H stacks [2]. In the pseudo-channel mode, a legacy channel is divided into two pseudo channels and the two pseudo channels share the command-address pins. Thus, one HBM has 16 pseudo channels instead of 8 legacy channels. To support various stack configurations including 8H stacks, a new architecture is adopted for flexible density ranging from 16Gb to 64Gb maintaining the same bandwidth. Finally, the bandwidth increase requires an active thermal solution to manage hotspots that develop from highly concentrated power consumption; we propose an adaptive refresh considering temperature distribution (ART) scheme as a solution.


Archive | 2007

Multi-path accessible semiconductor memory device having mailbox areas and mailbox access control method thereof

Chi-Sung Oh; Yong-Jun Kim; Kyung-woo Nam; Jinkuk Kim; Soo-Young Kim


Archive | 2014

Semiconductor memory devices and semiconductor packages

Ho-Cheol Lee; Chi-Sung Oh; Jinkuk Kim


Archive | 2012

Semiconductor devices and semiconductor packages

Chi-Sung Oh; Jung-Sik Kim; Ho-Cheol Lee; Jung-Bae Lee


Archive | 2011

Stacked memory device having inter-chip connection unit, memory system including the same, and method of compensating for delay time of transmission line

Chi-Sung Oh; Jin-Ho Kim; Ho-Cheol Lee; Uk-Song Kang; Hoon Lee


Archive | 2012

Semiconductor Device with Cross-shaped Bumps and Test Pads Alignment

Dong-Hyuk Lee; Chi-Sung Oh


Archive | 2007

Method, device, and system for preventing refresh starvation in shared memory bank

Dong-Hyuk Lee; Kyung-woo Nam; Yong-Jun Kim; Jong-Wook Park; Chi-Sung Oh


Archive | 2009

Semiconductor memory device having refresh circuit and word line activating method therefor

Dong-Hyuk Lee; Chi-Sung Oh


Archive | 2006

Semiconductor memory device and its method

▲呉▼致成; Nam-jong Kim; Ho-Cheol Lee; Chi-Sung Oh; 李鎬哲; 金南鐘

Collaboration


Dive into the Chi-Sung Oh's collaboration.

Researchain Logo
Decentralizing Knowledge