Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Dong-Hak Shin is active.

Publication


Featured researches published by Dong-Hak Shin.


international solid-state circuits conference | 2016

18.2 A 1.2V 20nm 307GB/s HBM DRAM with at-speed wafer-level I/O test scheme and adaptive refresh considering temperature distribution

Kyo-Min Sohn; Won-Joo Yun; Reum Oh; Chi-Sung Oh; Seong-young Seo; Min-Sang Park; Dong-Hak Shin; Won-Chang Jung; Sang-Hoon Shin; Je-Min Ryu; Hye-Seung Yu; Jae-Hun Jung; Kyung-woo Nam; Seouk-Kyu Choi; Jae-Wook Lee; Uk-Song Kang; Young-Soo Sohn; Jung-Hwan Choi; Chi-wook Kim; Seong-Jin Jang; Gyo-Young Jin

Demand for higher bandwidth DRAM continues to increase, especially in high-performance computing and graphics applications. However, conventional DRAM devices such as DDR4 DIMM and GDDR5 cannot satisfy these needs since they are bandwidth limited to less than 30GB/s. Also, if multiple GDDR DRAMs are used simultaneously for higher bandwidth, then high power consumption and routing congestion on PCBs become a big concern. In order to overcome these limitations, the high-bandwidth memory (HBM) DRAM was recently introduced[1]. HBM-DRAM uses TSV and interposer technologies enabling multiple chip stacks and wide I/Os between the processor and memory: providing high capacity, low power and high bandwidth. This paper proposes the 2nd generation HBM to double the bandwidth from 128GB/s to more than 256GB/s and support pseudo-channel mode and 8H stacks [2]. In the pseudo-channel mode, a legacy channel is divided into two pseudo channels and the two pseudo channels share the command-address pins. Thus, one HBM has 16 pseudo channels instead of 8 legacy channels. To support various stack configurations including 8H stacks, a new architecture is adopted for flexible density ranging from 16Gb to 64Gb maintaining the same bandwidth. Finally, the bandwidth increase requires an active thermal solution to manage hotspots that develop from highly concentrated power consumption; we propose an adaptive refresh considering temperature distribution (ART) scheme as a solution.


IEEE Journal of Solid-state Circuits | 2017

A 1.2 V 20 nm 307 GB/s HBM DRAM With At-Speed Wafer-Level IO Test Scheme and Adaptive Refresh Considering Temperature Distribution

Kyo-Min Sohn; Won-Joo Yun; Reum Oh; Chi-Sung Oh; Seong-young Seo; Min-Sang Park; Dong-Hak Shin; Won-Chang Jung; Sang-Hoon Shin; Je-Min Ryu; Hye-Seung Yu; Jae-Hun Jung; Hyunui Lee; Seok-Yong Kang; Young-Soo Sohn; Jung-Hwan Choi; Yong-Cheol Bae; Seong-Jin Jang; Gyo-Young Jin

Demand for higher bandwidth DRAM continues to increase, especially in high-performance computing and graphics applications. However, conventional DRAM devices such as DDR4 DIMM and GDDR5 cannot satisfy these needs since they are bandwidth limited to less than 30GB/s. Also, if multiple GDDR DRAMs are used simultaneously for higher bandwidth, then high power consumption and routing congestion on PCBs become a big concern. In order to overcome these limitations, the high-bandwidth memory (HBM) DRAM was recently introduced[1]. HBM-DRAM uses TSV and interposer technologies enabling multiple chip stacks and wide I/Os between the processor and memory: providing high capacity, low power and high bandwidth. This paper proposes the 2nd generation HBM to double the bandwidth from 128GB/s to more than 256GB/s and support pseudo-channel mode and 8H stacks [2]. In the pseudo-channel mode, a legacy channel is divided into two pseudo channels and the two pseudo channels share the command-address pins. Thus, one HBM has 16 pseudo channels instead of 8 legacy channels. To support various stack configurations including 8H stacks, a new architecture is adopted for flexible density ranging from 16Gb to 64Gb maintaining the same bandwidth. Finally, the bandwidth increase requires an active thermal solution to manage hotspots that develop from highly concentrated power consumption; we propose an adaptive refresh considering temperature distribution (ART) scheme as a solution.


Archive | 2007

Driver circuits for integrated circuit devices that are operable to reduce gate induced drain leakage (GIDL) current in a transistor and methods of operating the same

Jong-Hyun Choi; Kyu-Chan Lee; Sung-Min Yim; Dong-Hak Shin


Archive | 2005

Data access circuit of semiconductor memory device

Dong-Hak Shin


Archive | 2006

MEMORY DEVICE EMPLOYING OPEN BIT LINE ARCHITECTURE FOR PROVIDING IDENTICAL DATA TOPOLOGY ON REPAIRED MEMORY CELL BLOCK AND METHOD THEREOF

Dong-Hak Shin; Ho-sung Song; Byung-sik Moon


Archive | 2010

SEMICONDUCTOR MEMORY DEVICE HAVING DEVICE FOR CONTROLLING BIT LINE LOADING AND IMPROVING SENSING EFFICIENCY OF BIT LINE SENSE AMPLIFIER

Joung-yeal Kim; Soo-bong Chang; Seong-Jin Jang; Jin-seok Kwak; Dong-Hak Shin


Archive | 2007

Semiconductor memory device having a single input terminal to select a buffer and method of testing the same

Seung-Hoon Lee; Dong-Hak Shin


Archive | 2007

Semiconductor memory device capable of writing different data in cells coupled to one word line during burn-in test

Dong-Hak Shin


Archive | 2013

SENSE AMPLIFIER CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE

Dong-Hak Shin; Yong-Sang Park; Young-Yong Byun; In-Chul Jeong


Archive | 2010

SEMICONDUCTOR MEMORY DEVICE INCLUDING SIGNAL CONTROLLER CONNECTED BETWEEN MEMORY BLOCKS

Young-hun Kim; Dong-Hak Shin; Jin-seok Kwak

Collaboration


Dive into the Dong-Hak Shin's collaboration.

Researchain Logo
Decentralizing Knowledge