Chia-Chung Chen
TSMC
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Chia-Chung Chen.
IEEE Transactions on Electron Devices | 2011
Shuo-Mao Chen; Yean-Kuen Fang; Feng-Renn Juang; Chia-Chung Chen; Sally Liu; Chin-Wei Kuo; Chih-Ping Chao; Hua-Chou Tseng
The low-flicker noise (1/f noise) gate-controlled lateral-vertical bipolar junction transistor array (GC-LV-BJTA) is developed with a foundrys 55-nm CMOS technology for low-noise and low-power RF circuit applications. The GC-LV-BJTA is formed by paralleling some unit cells into an array structure for sharing adjacent collectors and bases, thus minimizing the total area. Many efforts, including the use of a deep n-well, a novel layout, an optimized emitter perimeter/area ratio, and a negatively biased gate, have been implemented to suppress the noise level and enhance the current gain. As a result, the GC-LV-BJTA, consisting of 16 unit cells with a 0.16-μm gate length, achieves a high gain of 85.7 with available low 1/f noise level, as compared with the nMOS or SiGe HBT.
Archive | 2010
Chia-Chung Chen; Shuo-Mao Chen; Chin-Wei Kuo; Sally Liu
Archive | 2010
Chia-Chung Chen; Chewn-Pu Jou; Feng Yuan; Sally Liu
Archive | 2010
Chia-Chung Chen; Chewn-Pu Jou; Sally Liu
Archive | 2017
Chia-Chung Chen; Chi-Feng Huang; Victor Chiang Liang
Archive | 2014
Fu-Huan Tsai; Chia-Chung Chen; Feng Yuan; Chi-Feng Huang; Victor Chiang Liang
Archive | 2013
Tzu-Jin Yeh; Chewn-Pu Jou; Jun-De Jin; Hsieh-Hung Hsieh; Chia-Chung Chen
Archive | 2010
Chia-Chung Chen; Chi-Feng Huang; Tse-Hua Lu; Sally Liu
Archive | 2010
Chia-Chung Chen; Chewn-Pu Jou
Archive | 2013
Chia-Chung Chen; Chi-Feng Huang; Shu Fang Fu; Tzu-Jin Yeh; Chewn-Pu Jou