Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Dae-Lok Bae is active.

Publication


Featured researches published by Dae-Lok Bae.


IEEE Electron Device Letters | 1999

The formation of Ti-polycide gate structure with high thermal stability using chemical-mechanical polishing (CMP) planarization technology

Hyoung-sub Kim; Dae-Hong Ko; Dae-Lok Bae; K. Fujihara; Ho-Kyu Kang

A planarized Ti-polycide gate structure with high thermal stability has been developed using a chemical-mechanical polishing (CMP) process for the application of high-speed DRAM devices. For a given gate length and without any thermal annealing, the planarized Ti-polycide structure developed via a novel gate line formation technology manifested a substantially lower gate line resistance than that produced by a conventional processing method. In addition, the agglomeration of the TiSi/sub 2/ gate in a deep submicron regime was suppressed even after high-temperature cycling at 850/spl deg/C for 300 min, owing to a negligible local stress at the corner of the active and field region.


Archive | 2009

Methods of fabricating nonvolatile memory devices

Pil-Kyu Kang; Dae-Lok Bae; Jong-wook Lee; Seung-Woo Choi; Yong-Hoon Son; Jong-Hyuk Kang; Jung-Ho Kim


Archive | 2010

Nonvolatile memory devices

Pil-Kyu Kang; Dae-Lok Bae; Jong-wook Lee; Seung-Woo Choi; Yong-Hoon Son; Jong-Hyuk Kang; Jung-Ho Kim


Archive | 2009

Wafer temporary bonding method using silicon direct bonding

Jung-Ho Kim; Dae-Lok Bae; Jong-wook Lee; Seung-Woo Choi; Pil-Kyu Kang


Archive | 2008

Method of fabricating semiconductor wafer

Young-soo Park; Young-Sam Lim; Young-Nam Kim; Dae-Lok Bae; Joon-Young Choi; Gi-jung Kim


Archive | 2007

METHODS OF MANUFACTURING A THREE-DIMENSIONAL SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICES FABRICATED THEREBY

Yong-Won Cha; Dong-Chul Suh; Dae-Lok Bae


Archive | 2011

CONDUCTIVE LAYER BURIED-TYPE SUBSTRATE, METHOD OF FORMING THE CONDUCTIVE LAYER BURIED-TYPE SUBSTRATE, AND METHOD OF FABRICATING SEMICONDUCTOR DEVICE USING THE CONDUCTIVE LAYER BURIED-TYPE SUBSTRATE

Pil-Kyu Kang; Gil-heyun Choi; Dae-Lok Bae; Byung-lyul Park; Dong-kak Lee


Archive | 2009

STACKED INTEGRATED CIRCUIT PACKAGE FABRICATION METHODS THAT USE VIAS FORMED AND FILLED AFTER STACKING, AND RELATED STACKED INTEGRATED CIRCUIT PACKAGE STRUCTURES

Pil-Kyu Kang; Jung-Ho Kim; Jong-wook Lee; Seung-Woo Choi; Dae-Lok Bae


Archive | 2010

Optical waveguide and coupler apparatus and method of manufacturing the same

Ho-Chul Ji; Kinam Kim; Yong-woo Hyung; Kyoung-won Na; Kyoung-ho Ha; Yoon-dong Park; Dae-Lok Bae; Jin-kwon Bok; Pil-Kyu Kang; Sung-dong Suh; Seong-Gu Kim; Dong-Jae Shin; In-sung Joe


Archive | 2011

Methods of Manufacturing Nonvolatile Memory Devices

Pil-Kyu Kang; Dae-Lok Bae; Jong-wook Lee; Seung-Woo Choi; Yong-Hoon Son; Jong-Hyuk Kang; Jung-Ho Kim

Collaboration


Dive into the Dae-Lok Bae's collaboration.

Researchain Logo
Decentralizing Knowledge