Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Hsing-Jen C. Wann.
Proceedings of the IEEE | 1997
Yuan Taur; D. A. Buchanan; Wei Chen; David J. Frank; K.E. Ismail; Shih-Hsien Lo; George Anthony Sai-Halasz; R. Viswanathan; Hsing-Jen C. Wann; Shalom J. Wind; Hon-Sum Wong
Starting with a brief review on 0.1-/spl mu/m (100 nm) CMOS status, this paper addresses the key challenges in further scaling of CMOS technology into the nanometer (sub-100 nm) regime in light of fundamental physical effects and practical considerations. Among the issues discussed are: lithography, power supply and threshold voltage, short-channel effect, gate oxide, high-field effects, dopant number fluctuations and interconnect delays. The last part of the paper discusses several alternative or unconventional device structures, including silicon-on-insulator (SOI), SiGe MOSFETs, low-temperature CMOS, and double-gate MOSFETs, which may lead to the outermost limits of silicon scaling.
Archive | 1999
Heemyong Park; Yuan Taur; Hsing-Jen C. Wann
Archive | 2004
Victor Chan; Hsing-Jen C. Wann; Shih-Fen Huang; Oleg Gluschenkov
Archive | 2000
Bomy A. Chen; Alexander M. Hirsch; Sundar Umar Iyer; Nivo Rovedo; Hsing-Jen C. Wann; Ying Zhang
Archive | 1998
Hussein I. Hanafi; Young Hoon Lee; Hsing-Jen C. Wann
Archive | 2005
A. Steegen; Maheswaran Surendra; Hsing-Jen C. Wann; Ying Zhang; Franz X. Zach; Robert C. Wong
Archive | 2004
Victor Ku; A. Steegen; Hsing-Jen C. Wann; Keith Kwong Hon Wong
Archive | 2000
Bomy A. Chen; Liang-Kai Han; Robert Hannon; Jay Harrington; Herbert L. Ho; Hsing-Jen C. Wann
Archive | 1999
William H. Ma; Hsing-Jen C. Wann
Archive | 2007
William K. Henson; Dureseti Chidambarrao; Kern Rim; Hsing-Jen C. Wann; Hung Y. Ng