Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where John O. Dukovic is active.

Publication


Featured researches published by John O. Dukovic.


IEEE Transactions on Device and Materials Reliability | 2009

Process Integration Considerations for 300 mm TSV Manufacturing

Sesh Ramaswami; John O. Dukovic; Brad Eaton; Sharma Pamarthy; Ajay Bhatnagar; Zhitao Cao; Kedar Sapre; Yuchun Wang; Ajay Kumar

Through-silicon via (TSV) will transition to high volume production when end-customer value (as exhibited by functionality, performance, form factor, etc.) are delivered at equivalent yield and cost. While this has been successfully achieved for CMOS image sensors (starting with 200 mm), significant work remains to be done in the TSV value chain (design-materials-process-packaging-test) in the communication and memory segments. This paper will address key unit process/process-integration challenges and highlight recent internal/ partner and industry findings in the context of TSV manufacturability at 300 mm.


electronic components and technology conference | 2012

Robust TSV via-middle and via-reveal process integration accomplished through characterization and management of sources of variation

Niranjan Kumar; Sesh Ramaswami; John O. Dukovic; Jennifer Tseng; Ran Ding; Nagarajan Rajagopalan; Brad Eaton; Rohit Mishra; Rao Yalamanchili; Zhihong Wang; Sherry Xia; Kedar Sapre; John Hua; Anthony Chan; Glen T. Mori; Bob Linke

An overview is given of developments in unit-process and process-integration technology enabling the realization of through-silicon vias (TSVs) for 3D chip stacking. TSVs are expected to increase interconnect bandwidth, reduce wire delay due to shorter vertical signal path, and improve power efficiency [1-3]. The fabrication sequences for forming TSVs in the middle of the line (via-middle approach) and for revealing them from the backside in the far back end of the line are described with detailed attention to major unit processes of etch, dielectric deposition, barrier and seed deposition, electrochemical deposition, and chemical-mechanical planarization. Unit-process advances are described in relation to the structural and functional requirements of the TSVs, and examples are given of co-optimization among the interdependent steps of the integrated sequence. Emphasis is given to copper vias of diameter 4 to 10μm with aspect ratio between 8 and 12. For both the viaformation and via-reveal sequence, it is shown how integration problems were overcome by a comprehensive approach.


MRS Proceedings | 2010

Material, Process and Geometry Effects on Through-Silicon Via Reliability and Isolation

Aditya P. Karmarkar; Xiaopeng Xu; Sesh Ramaswami; John O. Dukovic; Kedar Sapre; Ajay Bhatnagar

Through-silicon via (TSV) structures with various material and geometry configurations are assessed to study their impact on reliability, isolation and performance. Oxide liner insulators show a larger performance impact as compared to low-k liners and the effect decreases with increasing liner insulator thickness. Higher density of the TSV array causes greater stress impact on carrier mobility and increases the parasitic capacitance. Additionally, low-k liner reduces the parasitic capacitance, but exhibits lower strength and adhesion, therefore degraded reliability. These results provide an important perspective of performance and reliability trade-offs necessary for a robust TSV design.


international interconnect technology conference | 2013

Fabrication and electrical characterization of 5×50um through silicon vias for 3D integration

Bharat Bhushan; Minrui Yu; John O. Dukovic; Loke Yuen Wong; Aksel Kitowski; Mun Kvu Park; John Hua; Shwetha Bolagond; Anthony Chan; Chin Hock Toh; Arvind Sundarrajan; Niranjan Kumar; Sesh Ramaswami

We present fabrication, electrical characterization, and metrology analysis results of 5×50um TSVs for 3D integration. Specifically, electrical performance of blind TSVs is evaluated by capacitance-voltage (CV) and current-voltage (IV) measurements. Important electrical parameters such as oxide capacitance, minimum TSV capacitance, leakage current, and breakdown voltage are extracted and show good results. The capacitance values also closely match model predictions. The electrical testing data are further verified with a variety of materials analysis techniques.


Archive | 2006

Pulse plating of a low stress film on a solar cell substrate

Sergey D. Lopatin; David Eaglesham; John O. Dukovic; Nicolay Y. Kovarsky


Archive | 2006

METHOD OF METALLIZING A SOLAR CELL SUBSTRATE

Sergey D. Lopatin; Nicolay Y. Kovarsky; David Eaglesham; John O. Dukovic


Archive | 2006

Plating of a thin metal seed layer

Nicolay Y. Kovarsky; You Wang; John O. Dukovic; Ivan Rodriguez


Archive | 2006

High-aspect ratio anode and apparatus for high-speed electroplating on a solar cell substrate

Sergey D. Lopatin; Nicolay Y. Kovarsky; David Eaglesham; John O. Dukovic


Archive | 2005

Method of direct plating of copper on a substrate structure

Zhi-Wen Sun; Renren He; Nicolay Y. Kovarsky; John O. Dukovic; Aron Rosenfeld; Lei Zhu


Archive | 2008

Method of forming front contacts to a silicon solar cell wiithout patterning

Peter G. Borden; John O. Dukovic; Li Xu

Collaboration


Dive into the John O. Dukovic's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge