Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Joseph A. Iadanza is active.

Publication


Featured researches published by Joseph A. Iadanza.


IEEE Journal of Solid-state Circuits | 2012

Dual-Loop System of Distributed Microregulators With High DC Accuracy, Load Response Time Below 500 ps, and 85-mV Dropout Voltage

John F. Bulzacchelli; Zeynep Toprak-Deniz; Todd Rasmus; Joseph A. Iadanza; William L. Bucossi; Seongwon Kim; Rafael Blanco; Carrie E. Cox; Mohak Chhabra; Christopher D. LeBlanc; Christian Trudeau; Daniel J. Friedman

A dual-loop architecture employs eight distributed microregulators (UREGs) to achieve load response times below 500 ps in 45-nm SOI CMOS. The trip point of an asynchronous comparator inside each UREG is tuned for high DC accuracy with a local charge pump, which receives UP/DOWN currents from a slow outer feedback loop. The feedback through the charge pumps also ensures balanced load sharing among the UREGs. Two techniques are introduced to reduce the output ripple generated by switching the pMOS passgate on and off: hybrid fast/slow passgate control (in which the DC portion of the load current is supplied by a parallel output device with slew-rate-limited gate drive) and pMOS strength calibration (which adjusts the active width of the passgate to compensate for PVT variations). The distributed regulator system is integrated into a DDR3 I/O core and supplies power to CMOS delay lines used for clock-to-data deskewing. Each of the eight UREGs is sized to provide up to 5.3 mA of load current and occupies an area of 55 × 60 μm2. The measured DC load regulation is better than 10 mV down to an 85-mV dropout voltage. Jitter readings of the CMOS delay lines indicate output noise close to 28 mVpp.


Archive | 1996

System and method for dynamically reconfiguring a programmable gate array

Joseph A. Iadanza


Archive | 1998

Field programmable memory array

Kim P. N. Clinton; Scott Whitney Gould; Joseph A. Iadanza; Frank Ray Keyser; Ralph David Kilmoyer; Michael Joseph Laramie; Victor Paul Seidel; Terrance John Zittritsch


Archive | 1995

Programmable array interconnect network

Kim P. N. Clinton; Scott Whitney Gould; Steven Paul Hartman; Joseph A. Iadanza; Frank Ray Keyser; Eric Ernest Millham


Archive | 1995

System for implementing write, initialization, and reset in a memory array using a single cell write port

Joseph A. Iadanza; Frank Ray Keyser; Ralph David Kilmoyer; Michael Joseph Laramie


Archive | 1998

Programmable bit line drive modes for memory arrays

Joseph A. Iadanza; Frank Ray Keyser


Archive | 1998

Selective connectivity between memory sub-arrays and a hierarchical bit line structure in a memory array

Kim P. N. Clinton; Scott Whitney Gould; Joseph A. Iadanza; Frank Ray Keyser; Ralph David Kilmoyer; Michael Joseph Laramie; Victor Paul Seidel; Terrance John Zittritsch


Archive | 1998

Programmable address decoder for field programmable memory array

Scott Whitney Gould; Joseph A. Iadanza; Frank Ray Keyser; Terrance John Zittritsch


Archive | 1998

Method of operating a field programmable memory array with a field programmable gate array

Scott Whitney Gould; Joseph A. Iadanza; Frank Ray Keyser; Terrance John Zittritsch


Archive | 2000

Programmable read ports and write ports for I/O buses in a field programmable memory array

Joseph A. Iadanza

Researchain Logo
Decentralizing Knowledge