Kazi Asaduzzaman
Altera
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Kazi Asaduzzaman.
custom integrated circuits conference | 2003
Ramanand Venkata; Wilson Wong; Tina Tran; Vinson Chan; Tim Tri Hoang; Henry Y. Lui; Binh Ton; S. Shumurayev; Chong Lee; Shoujun Wang; Huy Ngo; Malik Kabani; V. Maruri; Tin H. Lai; Tam Nguyen; Arch Zaliznyak; Mei Luo; Toan Nguyen; Kazi Asaduzzaman; Simardeep Maangat; John Lam; Rakesh H. Patel
The SoPC (system on a programmable chip) aspects of the Stratix GX/spl trade/ FPGA with 3.125 Gbps SERDES are described. The FPGA was fabricated on a 0.13 /spl mu/m, 9-layer metal process. The 16 high-speed serial transceiver channels with clock data recovery (CDR) provides 622-Megabits per second (Mbps) to 3.125-Gbps full-duplex transceiver operation per channel. Another challenge described is the implementation of 39 source-synchronous channels at 100 Mbps to 1 Gbps, utilizing dynamic phase alignment (DPA). The implementation and integration of the FPGA logic array (with its own hard IP) with the CDR and DPA channels involved grappling with SoC design issues and methodologies.
Archive | 2003
Kazi Asaduzzaman; Wilson Wong
Archive | 2005
Kazi Asaduzzaman; Sergey Shumarayev; Thungoc M. Tran; Wilson Wong; Rakesh H. Patel
Archive | 2003
Kazi Asaduzzaman; Wilson Wong; Sergey Shumarayev
Archive | 2008
Kazi Asaduzzaman; Wilson Wong
Archive | 2008
Thungoc M. Tran; Sergey Shumarayev; Kazi Asaduzzaman; Wilson Wong; Mei Luo; Rakesh H. Patel
Archive | 2007
Kazi Asaduzzaman; Leon Zheng; Sergey Shumarayev; Tim Tri Hoang
Archive | 2012
Kazi Asaduzzaman; Tim Tri Hoang; Tin H. Lai; Shou-Po Shih; Sergey Shumarayev
Archive | 2007
Tim Tri Hoang; Sergey Shumarayev; Kazi Asaduzzaman; Wanli Chang; Mian Z. Smith; Kang-Wei Lai; Leon Zheng
Archive | 2010
Tim Tri Hoang; Wilson Wong; Kazi Asaduzzaman; Simardeep Maangat; Sergey Shumarayev; Rakesh H. Patel