Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Keum-Hee Ma is active.

Publication


Featured researches published by Keum-Hee Ma.


international solid-state circuits conference | 2009

8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology

Uk-Song Kang; Hoe-ju Chung; Seong-Moo Heo; Soon-Hong Ahn; Hoon Lee; Sooho Cha; Jaesung Ahn; Duk-Min Kwon; Jin-Ho Kim; Jae-Wook Lee; Hansung Joo; Woo-seop Kim; Hyun-Kyung Kim; Eun-Mi Lee; So-Ra Kim; Keum-Hee Ma; Dong-Hyun Jang; Nam-Seog Kim; Mansik Choi; Sae-Jang Oh; Jung-Bae Lee; Tae-Kyung Jung; Jei-Hwan Yoo; Chang-Hyun Kim

An 8 Gb 4-stack 3-D DDR3 DRAM with through-Si-via is presented which overcomes the limits of conventional modules. A master-slave architecture is proposed which decreases the standby and active power by 50 and 25%, respectively. It also increases the I/O speed to > 1600 Mb/s for 4 rank/module and 2 module/channel case since the master isolates all chip I/O loadings from the channel. Statistical analysis shows that the proposed TSV check and repair scheme can increase the assembly yield up to 98%. By providing extra VDD/VSS edge pads, power noise is reduced to < 100 mV even if all 4 ranks are refreshed every clock cycle consecutively.


Archive | 2013

Semiconductor structure and method for forming the same

Yong Chai Kwon; Keum-Hee Ma; Kang-Wook Lee; Dong-Ho Lee; Seong-Il Han


Archive | 2009

THROUGH-SILICON VIA STRUCTURES INCLUDING CONDUCTIVE PROTECTIVE LAYERS AND METHODS OF FORMING THE SAME

Min-Seung Yoon; Nam-Seog Kim; Pyoung-Wan Kim; Keum-Hee Ma; Cha-Jea Jo


Archive | 2005

Image sensor device and method of manufacturing same

Yong-Chai Kwon; Kang-Wook Lee; Gu-Sung Kim; Seong-Il Han; Keum-Hee Ma; Suk-Chae Kang; Dong-Hyeon Jang


Archive | 2006

Stacked chip package using photosensitive polymer and manufacturing method thereof

Yong-Chai Kwon; Kang-Wook Lee; Keum-Hee Ma; Seong-II Han


Archive | 2006

Chip-embedded interposer structure and fabrication method thereof, wafer level stack structure and resultant package structure

Kang-Wook Lee; Gu-Sung Kim; Yong-Chai Kwon; Keum-Hee Ma; Seong-Il Han


Archive | 2006

Stacked chip package using warp preventing insulative material and manufacturing method thereof

Yong-Chai Kwon; Kang-Wook Lee; Keum-Hee Ma; Seong-Il Han; Dong-Ho Lee


Archive | 2005

Fabrication method of wafer level chip scale packages

Soon-bum Kim; Ung-Kwang Kim; Keum-Hee Ma; Young-hee Song; Sung-min Sim; Se-Yong Oh; Kang-Wook Lee; Se-young Jeong


Archive | 2009

METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE WITH EMBEDDED INTERPOSER

Se-Young Yang; Kyu-Jin Lee; Pyoung-Wan Kim; Keum-Hee Ma; Chul-Yong Jang


Archive | 2009

Through-silicon via structures including conductive protective layers

Min-Seung Yoon; Nam-Seog Kim; Pyoung-Wan Kim; Keum-Hee Ma; Cha-Jea Jo

Collaboration


Dive into the Keum-Hee Ma's collaboration.

Researchain Logo
Decentralizing Knowledge