Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Pierangelo Confalonieri is active.

Publication


Featured researches published by Pierangelo Confalonieri.


international solid-state circuits conference | 1997

Low-voltage double-sampled /spl Sigma//spl Delta/ converters

Daniel Senderowicz; Germano Nicollini; Sergio Pernici; Angelo Nagari; Pierangelo Confalonieri; Carlo Dallavalle

In theory, double-sampling in second-order /spl Sigma//spl Delta/ analog-to-digital converters (ADC) can enhance the signal-to-noise ratio (SNR) by 15 dB. In practice however, the SNR performance is usually severely degraded because of mismatches occurring in switched-capacitors (SC). This paper introduces a simple method to solve this problem. Regarding /spl Sigma//spl Delta/ digital-to-analog converters (DAC), in addition to double-sampling, the accompanying use of internal decimation helps to relax the bandwidth requirements of the opamps. Both circuitries are to be operational to supply voltages as low as 1.5 V by using clock bootstrapping. Chip implementation is in double-poly, 2-metal technology featuring 0.5 /spl mu/m minimum channel lengths.


IEEE Journal of Solid-state Circuits | 1989

A fully differential sample-and-hold circuit for high-speed applications

Germano Nicollini; Pierangelo Confalonieri; Daniel Senderowicz

A new design technique for realizing a true fully differential sample-and-hold (S/H) circuit is presented. This technique avoids the reset phase and consequently the need for a high slew rate for the operational amplifier, it therefore can be used for high-speed applications. A prototype circuit, which occupies 0.1 mm/sup 2/ in a 3- mu m CMOS process, is integrated and experimental results are presented. >


international solid-state circuits conference | 1997

Low-voltage double-sampled ΣΔ converters

Daniel Senderowicz; Germano Nicollini; Sergio Pernici; Angelo Nagari; Pierangelo Confalonieri; Carlo Dallavalle

An obvious way of achieving higher signal-to-noise ratio in oversampled data converters is by increasing the effec- tive sampling rate. If all other components are kept constant, this translates into integrators with larger bandwidth that in turn results in higher overall power consumption. This work introduces the fully floating switched-capacitor configuration as a simple and robust technique to effectively double the sampling rate of oversampled data converters without compromising any aspect of the performance and yet maintaining the power levels of the conventional approach. The use of internal decimation in the switched-capacitor ladder structure of the digital-to-analog converter further helps in achieving the power budget goals. These converters have been implemented with circuitry capable of operating at a minimum supply voltage of 1.8 V under worst case process and temperature conditions and using clock bootstrapping for the transfer gates. The bootstrapping cir- cuit described here uses a single internal capacitor and has functionality that limits the maximum clock voltage to safe levels under a wide range of supply voltages. The prototype was fabricated in a 0.5- m CMOS double-poly technology. The analog-to-digital converter occupies a die area of 0.11 mm dissipating 550 W while the digital-to-analog converter occupies 0.28 mm dissipating 600 W.


IEEE Journal of Solid-state Circuits | 1996

A -80 dB THD, 4 V/sub pp/ switched capacitor filter for 1.5 V battery-operated systems

Germano Nicollini; Angelo Nagari; Pierangelo Confalonieri; Carlo Crippa

A fully differential fifth-order SC filter that can operate from power supplies as low as 1.5 V featuring a -80 dB THD up to 4 V/sub pp/ output voltage is presented. A measured p-weighted noise of 120 /spl mu/V/sub rms/ leads to a dynamic range of 81.5 dB. This circuit is used as reconstruction filter for a low voltage 14-b DAC. The very low voltage operation has been possible by integrating a regulated voltage-multiplier on the same chip. The filter active area is 0.54 mm/sup 2/ in a 0.8 /spl mu/m CMOS technology. Typical power consumption is 0.8 mW at 1.5 V supply.


custom integrated circuits conference | 1999

A 2.7 V 11.8 mW baseband ADC with 72 dB dynamic range for GSM applications

Angelo Nagari; A. Mecchia; E. Viani; Sergio Pernici; Pierangelo Confalonieri; Germano Nicollini

A receive baseband analog-to-digital converter (ADC) for a GSM cellular radio system is presented. Low voltage and low power techniques have been applied across many aspects of the design. The circuit consists of two second-order double-sampled semi-bilinear /spl Sigma//spl Delta/ modulators followed by two 576-tap digital finite-impulse response (FIR) GSM-channel filters with offset calibration. The complete ADC achieves a dynamic range of 72 dB and dissipates 11.8 mW from a 2.7-V supply. The area is 1.6 mm/sup 2/ in a 0.5-/spl mu/m n-well double-poly triple-metal CMOS process.This paper describes a receive baseband ADC for a GSM cellular radio system. The circuit consists of two second-order double-sampled semi-bilinear /spl Sigma//spl Delta/ modulators followed by two 576-tap digital FIR GSM-channel filters with offset calibration. The complete A/D achieves a dynamic range of 72 dB and dissipates 11.8 mW from a 2.7 V supply. The area is 1.6 mm/sup 2/ in a 0.5 /spl mu/m N-well double-poly, triple-metal CMOS process.


IEEE Journal of Solid-state Circuits | 1990

PCM telephony: reduced architecture for a D/A converter and filter combination

Daniel Senderowicz; Germano Nicollini; Pierangelo Confalonieri; Carlo Crippa; Carlo Dallavalle

Large dynamic range and high power-supply rejection ratio (PSRR) are achieved in a pulse-code-modulation (PCM) decoder by using differential circuit techniques and by reducing the number of operational amplifiers on the interpolation filter to four (including the output buffer). This reduction is achieved by: (1) exploiting the sin x/x distortion and using a simple integrating configuration in the digital-to-analog converter; and (2) properly manipulating the signal flowgraph of the filter. >


IEEE Journal of Solid-state Circuits | 1998

A high-performance analog front-end 14-bit codec for 2.7-V digital cellular phones

Germano Nicollini; Sergio Pernici; Pierangelo Confalonieri; Carlo Crippa; Angelo Nagari; S. Mariani; M. Moioli; Carlo Dallavalle

A low-voltage, low-power, CMOS-programmable analog front-end IC for 2.7-V digital cellular phone applications is presented. The chip can be configured either as a classical A//spl mu/ law PCM codec or as a 14-bit uniform codec. The main objective of the uniform codec is to achieve a signal-to-noise (S/N) and a signal-to-total-harmonic-distortion (S/THD) ratio for the complete A/D and D/A paths better than 80 dB at full scale. A high-performance speech interface is made of a microphone preamplifier with about 0.5 mV offset and 1.3 /spl mu/V/sub rms/ input-referred noise for the transmit channel, and two power amplifiers capable of driving toads up to 27 /spl Omega/ or 50 nF with 4 V/sub pp/ output voltages and -80 dB of THD in the receive path. A tone generator that can also be used for ringing or DTMF signaling purposes, and a dedicated pulsewidth-modulated (PWM) output for a buzzer complete the chip functions. All programmable functions can be accessed via a standard four-wire control interface. This performance has been achieved from a 2.7-V supply with operative and standby power consumptions of 13 mW and 1.5 /spl mu/W, respectively. The chip area is 10.5 mm/sup 2/ (including scribe line) in a 0.5-/spl mu/m n-well CMOS technology.


IEEE Journal of Solid-state Circuits | 1994

A 5-V CMOS programmable acoustic front-end for ISDN terminals and digital telephone sets

Germano Nicollini; Pierangelo Confalonieri; Carlo Crippa; Sergio Pernici; Yves Mazoyer; Carlo Dallavalle; S. Mariani; A. Calloni

A 5-V CMOS programmable acoustic front-end IC for ISDN terminal and digital telephone set applications is presented. The chip performs PCM codec and filter functions, fulfilling all D3/D4 and CCITT specs. Moreover, it implements the main analog interfaces required for the speech channel (low-noise microphone preamplifier, earpiece and loudspeaker drivers, sidetone, antilarsen control) and tone/ring/DTMF generation without external components. The device can be controlled by a microprocessor or a HDLC controller via a four wire separated control interface or by means of a serial control channel multiplexed with the PCM voice/data channel in a GCI compatible format. Chip area is 30 mm/sup 2/ in a 1.5-/spl mu/m CMOS technology. The active/stand-by power consumption is 60 mW/0.2 mW from a single 5-V supply. All circuits are designed to meet performance objectives over a voltage range from 4.5 V to 5.5 V and a temperature range from -40/spl deg/C up to 85/spl deg/C. >


european solid-state circuits conference | 1992

A 5V CMOS Programmable Acoustic Front-End for ISDN Terminals and Digital Telephone Sets

Germano Nicollini; Pierangelo Confalonieri; Carlo Crippa; Sergio Pernici; Carlo Dallavalle; Yves Mazoyer

A 5V programmable acoustic front-end IC for ISDN terminal and digital telephone set applications is presented. The chip performs PCM codec and filter functions fulfilling and exceeding all D3/D4 and CCITT specs. It implements the analog interfaces required for the speech (low noise microphone preamplifier, earpiece and loudspeaker drivers, sidetone, antilarsen control) and tone/ring/DTMF generation without external components. The device can be controlled by a microprocessor or a HDLC controller via a separate four wire control interface or by means of a serial control channel multiplexed with the PCM voice/data in a GCI compatible format. Chip area is 30 mm2 in a 1.5¿ CMOS technology. Active/stand-by power consumption is 60mW/0.2mW from a single 5V supply.


custom integrated circuits conference | 1995

A high-performance analog front-end 13-bits linear codec for 3V digital cellular phones

Germano Nicollini; Sergio Pernici; Pierangelo Confalonieri; Carlo Crippa; Angelo Nagari; Carlo Dallavalle

A low-voltage, low-power, CMOS programmable Analog Front-End IC for 3 V digital cellular phone applications is presented. The chip can be configured either as a classical A//spl mu/ law PCM codec or as a 13-bits linear codec. Its high performance speech interface results in a microphone preamplifier with about 0.5 mV offset and 1.3 /spl mu/V/sub rms/ input-referred noise for the transmit channel, while it is capable of driving loads up to 27 /spl Omega/ or 50 nF with 4 V/sub pp/, output voltages and -80 dB of THD in the receive path. A tone generator that can also be used for ringing or DTMF signaling purpose, and a dedicated pulse-width modulated output for a buzzer complete the chip functions. All programmable functions can be accessed via a standard four wire control interface. These performances have been achieved from a 3 V supply with operative and stand-by power consumptions of 21 mW and 1.5 /spl mu/W, respectively. Chip area is 22.7 mm/sup 2/ in a 0.8 /spl mu/ CMOS process.

Collaboration


Dive into the Pierangelo Confalonieri's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge