Pradeep Trivedi
Sun Microsystems
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Pradeep Trivedi.
IEEE Transactions on Very Large Scale Integration Systems | 2003
Tyler Thorp; Dean Liu; Pradeep Trivedi
In order for dynamic circuits to operate correctly, their inputs must be monotonically rising during evaluation. Blocking dynamic circuits satisfy this constraint by delaying evaluation until all inputs have been properly setup relative to the evaluation clock. By viewing dynamic gates as latches, we demonstrate that the optimal delay of a blocking dynamic gate may occur when the setup time is negative. With blocking dynamic circuits, cascading low-skew dynamic gates allows each dynamic gate to tolerate a degraded input level. The larger noise margin provides greater flexibility with the delay versus noise margin tradeoff (i.e., the circuit robustness versus speed tradeoff). This paper generalizes blocking dynamic circuits and provides a systematic approach for assigning clock phases, given delay and noise margin constraints. Using this framework, one can analyze any logic network consisting of blocking dynamic circuits.
Archive | 2003
Claude R. Gauthier; Pradeep Trivedi; Gin S. Yee
Archive | 2002
David Greenhill; Pradeep Trivedi
Archive | 2004
Claude Gauthier; Pradeep Trivedi; Raymond A. Heald; Gin Yee
Archive | 2002
Claude Gauthier; Spencer Gold; Dean Liu; Kamran Zarrineh; Brian W. Amick; Pradeep Trivedi
Archive | 2001
Dean Liu; Tyler Thorp; Pradeep Trivedi; Gin Yee; Claude R. Gauthier
Archive | 2002
Claude Gauthier; Brian W. Amick; Spencer Gold; Dean Liu; Kamran Zarrineh; Pradeep Trivedi
Archive | 2003
Gin S. Yee; Pradeep Trivedi; Joseph R. Siegel
Archive | 2002
Pradeep Trivedi; Claude R. Gauthier; Sudhakar Bobba
Archive | 2002
Pradeep Trivedi; Claude R. Gauthier; Dean Liu