Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Rafael Blanco is active.

Publication


Featured researches published by Rafael Blanco.


IEEE Journal of Solid-state Circuits | 2012

Dual-Loop System of Distributed Microregulators With High DC Accuracy, Load Response Time Below 500 ps, and 85-mV Dropout Voltage

John F. Bulzacchelli; Zeynep Toprak-Deniz; Todd Rasmus; Joseph A. Iadanza; William L. Bucossi; Seongwon Kim; Rafael Blanco; Carrie E. Cox; Mohak Chhabra; Christopher D. LeBlanc; Christian Trudeau; Daniel J. Friedman

A dual-loop architecture employs eight distributed microregulators (UREGs) to achieve load response times below 500 ps in 45-nm SOI CMOS. The trip point of an asynchronous comparator inside each UREG is tuned for high DC accuracy with a local charge pump, which receives UP/DOWN currents from a slow outer feedback loop. The feedback through the charge pumps also ensures balanced load sharing among the UREGs. Two techniques are introduced to reduce the output ripple generated by switching the pMOS passgate on and off: hybrid fast/slow passgate control (in which the DC portion of the load current is supplied by a parallel output device with slew-rate-limited gate drive) and pMOS strength calibration (which adjusts the active width of the passgate to compensate for PVT variations). The distributed regulator system is integrated into a DDR3 I/O core and supplies power to CMOS delay lines used for clock-to-data deskewing. Each of the eight UREGs is sized to provide up to 5.3 mA of load current and occupies an area of 55 × 60 μm2. The measured DC load regulation is better than 10 mV down to an 85-mV dropout voltage. Jitter readings of the CMOS delay lines indicate output noise close to 28 mVpp.


Archive | 2001

Voltage island fencing

Rafael Blanco; Sebastian T. Ventrone


Archive | 2004

SIMULATION TESTING OF DIGITAL LOGIC CIRCUIT DESIGNS

Rafael Blanco; Suzanne Granato; Francis A. Kampf; Douglas Thomas Massey


Archive | 2005

Selectively changeable line width memory

Rafael Blanco; John R. Smith; Sebastian T. Ventrone


symposium on vlsi circuits | 2011

Dual-loop system of distributed microregulators with high DC accuracy, load response time below 500ps, and 85mV dropout voltage

Zeynep Toprak-Deniz; John F. Bulzacchelli; Todd Rasmus; Joseph A. Iadanza; William L. Bucossi; Seongwon Kim; Rafael Blanco; Carrie E. Cox; Mohak Chhabra; Christopher D. LeBlanc; Christian Trudeau; Daniel J. Friedman


Archive | 2005

Method of switching voltage islands in integrated circuits

Rafael Blanco; John M. Cohn; Kenneth J. Goodnow; Douglas W. Stout; Sebastian T. Ventrone


Archive | 2013

Multi-protocol driver slew rate calibration system for calibration slew rate control signal values

Rafael Blanco; Marcel Kossel; Michael A. Sorna


Archive | 2005

Method of switching voltage islands in integrated circuits when a grid voltage at a reference location is within a specified range

Rafael Blanco; John M. Cohn; Kenneth J. Goodnow; Douglas W. Stout; Sebastian T. Ventrone


Archive | 2009

POWER-DOWN-VERARBEITUNGS-INSELN

Rafael Blanco; John M. Cohn; Kenneth J. Goodnow; Douglas W. Stout; Sebastian T. Ventrone


Archive | 2004

Power-down-verarbeitungs-inseln Power-down verarbeitungs islands

Rafael Blanco; John M. Cohn; Kenneth J. Goodnow; Douglas W. Stout; Sebastian T. Ventrone

Researchain Logo
Decentralizing Knowledge