Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Reiji Segawa is active.

Publication


Featured researches published by Reiji Segawa.


custom integrated circuits conference | 1991

A 80 MFLOPS 64-bit microprocessor for parallel computer

Hiraku Nakano; Masaitsu Nakajima; Yasuhiro Nakakura; Tadahiro Yoshida; Yoshiyuki Goi; Yuji Nakai; Reiji Segawa; Takeshi Kishida; Hiroshi Kadota

A 80-MFLOPS 64-bit microprocessor is described that employs superscalar architecture to execute two instructions, including the combination of 64-bit floating-point add and multiply instructions, in one 25-ns cycle simultaneously. The processor, implemented in a 0.8- mu m CMOS technology, contains 1300 K transistors. The processor also employs a RISC (reduced instruction set computer) architecture and Harvard-style bus organization. Division is accomplished every 200 ns. A typical performance is 64 MFLOPS.<<ETX>>


IEEE Journal of Solid-state Circuits | 1992

An 80-MFLOPS (peak) 64-b microprocessor for parallel computer

Hiraku Nakano; Masaitsu Nakajima; Yasuhiro Nakakura; Tadahiro Yoshida; Yoshiyuki Goi; Yuji Nakai; Reiji Segawa; Takeshi Kishida; Hiroshi Kadota

An 80-MFLOPS (peak) 64-b microprocessor that employs superscalar architecture to execute two instructions simultaneously in one 25-ns cycle, including the combination of 64-b floating-point add and multiply instructions, is described. The processor implemented in a 0.8- mu m CMOS technology contains 1300 K transistors. The processor also employs a RISC architecture and Harvard-style bus organization. The authors provide an overview of the processor, especially focusing on processor architecture, floating-point hardware, and performance. >


Archive | 1995

Semiconductor device and method for fabricating the same, memory core chip and memory peripheral circuit chip

Toshiki Mori; Ichiro Nakao; Tsutomu Fujita; Reiji Segawa


Archive | 2000

Apparatus for translation between virtual and physical addresses using a virtual page number, a physical page number, a process identifier and a global bit

Masahide Kakeda; Reiji Segawa


international symposium on computer architecture | 1991

OHMEGA : a VLSI superscalar processor architecture for numerical applications

Masaitsu Nakajima; Hiraku Nakano; Yasuhiro Nakakura; Tadahiro Yoshida; Yoshiyuki Goi; Yuji Nakai; Reiji Segawa; Takeshi Kishida; Hiroshi Kadota


Archive | 1995

Semiconductor device, manufacture thereof, memory core chip and memory peripheral circuit chip

Tsutomu Fujita; Toshiki Mori; Ichiro Nakao; Reiji Segawa; 一郎 中尾; 俊樹 森; 礼二 瀬川; 藤田 勉


Archive | 1997

Layout input apparatus, layout input method, layout verification apparatus, and layout verification method

Reiji Segawa


Archive | 1994

Tri-state output buffer circuit

Reiji Segawa; Tatsuhiko Nagahisa


Archive | 1991

Output circuit and data transfer device employing the same

Reiji Segawa; Ichiro Okabayashi


Archive | 1997

Layout input apparatus and method and layout verifying apparatus and method

Reiji Segawa; 礼二 瀬川

Collaboration


Dive into the Reiji Segawa's collaboration.

Researchain Logo
Decentralizing Knowledge