Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Vinson Chan is active.

Publication


Featured researches published by Vinson Chan.


field programmable gate arrays | 2002

Interconnect enhancements for a high-speed PLD architecture

Michael D. Hutton; Vinson Chan; Peter Kazarian; Victor Maruri; Tony Ngai; Jim Park; Rakesh H. Patel; Bruce B. Pedersen; Jay Schleicher; Sergey Shumarayev

As programmable logic grows more viable for implementing full design systems, performance has become a primary issue for programmable logic device architectures. This paper presents the high-level design of Dali, a PLD architecture specifically aimed at performance-driven applications. We will present significant portions of the background research that contributed to our architectural decisions, an overview of the core routing architecture and benchmarking experiments used to evaluate the prototype device.


custom integrated circuits conference | 2003

Architecture and methodology of a SoPC with 3.25Gbps CDR based SERDES and 1Gbps dynamic phase alignment

Ramanand Venkata; Wilson Wong; Tina Tran; Vinson Chan; Tim Tri Hoang; Henry Y. Lui; Binh Ton; S. Shumurayev; Chong Lee; Shoujun Wang; Huy Ngo; Malik Kabani; V. Maruri; Tin H. Lai; Tam Nguyen; Arch Zaliznyak; Mei Luo; Toan Nguyen; Kazi Asaduzzaman; Simardeep Maangat; John Lam; Rakesh H. Patel

The SoPC (system on a programmable chip) aspects of the Stratix GX/spl trade/ FPGA with 3.125 Gbps SERDES are described. The FPGA was fabricated on a 0.13 /spl mu/m, 9-layer metal process. The 16 high-speed serial transceiver channels with clock data recovery (CDR) provides 622-Megabits per second (Mbps) to 3.125-Gbps full-duplex transceiver operation per channel. Another challenge described is the implementation of 39 source-synchronous channels at 100 Mbps to 1 Gbps, utilizing dynamic phase alignment (DPA). The implementation and integration of the FPGA logic array (with its own hard IP) with the CDR and DPA channels involved grappling with SoC design issues and methodologies.


custom integrated circuits conference | 2005

Multi-protocol embedded PCS IP in a FPGA-SOC

Ramanand Venkata; Vinson Chan; Binh Ton; Chong Lee; Huy Ngo; Malik Kabani; Tam Nguyen; Arch Zaliznyak; Ning Xue; Steven Shen; Michael Zheng; Michael Lai; Steve Park; Lana Chan; Divya Vijayaraghavan; John Lam; Rakesh H. Patel

Several strategies that were employed for developing next-generation embedded Hard IP are reviewed. Mixed signal Hard IP developed for a multi-protocol serial interface physical layer at 0.622Gbps to 3.125Gbps was redeployed for 0.622Gbps to 6.375Gbps data rates. Ensuring quality meant adopting a strongly modular approach to design and verification. The configuration space of the Hard IP had to be bounded intelligently. Major architectural enhancements were necessary instead of a simple performance upgrade of the previous Hard IP. Verification complexity mandated design and verification re-use. Emulation and vendor soft IF interoperability testing was another strategy employed for first silicon success


Archive | 2000

Programmable logic device configured to accommodate multiplication

Bruce B. Pedersen; Sergey Shumarayev; Wei-Jen Huang; Vinson Chan; Stephen Dean Brown; Tony Ngai; James Park


Archive | 2005

Byte alignment for serial data receiver

Henry Y. Lui; Chong H. Lee; Rakesh H. Patel; Ramanand Venkata; John Lam; Vinson Chan; Malik Kabani


Archive | 2001

High-performance interconnect

Tony Ngai; Sergey Shumarayev; Sammy Cheung; Rakesh H. Patel; Vinson Chan


Archive | 2006

Apparatus and method for reset distribution

John Lam; Arch Zaliznyak; Chong Lee; Rakesh H. Patel; Vinson Chan


Archive | 2013

Method and system for operating a communication circuit configurable to support one or more data rates

Divya Vijayaraghavan; Chong H. Lee; Keith Duwel; Vinson Chan


Archive | 2010

Scalable interconnect modules with flexible channel bonding

Keith Duwel; Michael Menghui Zheng; Vinson Chan; Kalyan Kankipati


Archive | 2004

Selectable dynamic reconfiguration of programmable embedded IP

Vinson Chan; Chong Lee; Rakesh H. Patel; Ramanand Venkata; Binh Ton

Collaboration


Dive into the Vinson Chan's collaboration.

Researchain Logo
Decentralizing Knowledge