Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Yukio Takabayashi is active.

Publication


Featured researches published by Yukio Takabayashi.


Proceedings of SPIE | 2016

Nanoimprint system development and status for high-volume semiconductor manufacturing

Tsuneo Takashima; Yukio Takabayashi; Naosuke Nishimura; Keiji Emoto; Takahiro Matsumoto; Tatsuya Hayashi; Atsushi Kimura; Jin Choi; Philip Schumaker

Imprint lithography has been shown to be an effective technique for replication of nano-scale features. Jet and Flash* Imprint Lithography (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. Criteria specific to any lithographic process for the semiconductor industry include overlay, throughput and defectivity. The purpose of this paper is to describe the technology advancements made overlay, throughput and defectivity and to introduce the FPA-1200NZ2C cluster system designed for high volume manufacturing of semiconductor devices. in the reduction of particle adders in an imprint tool and introduce the new mask replication tool that will enable the fabrication of replica masks with added residual image placement errors suitable for memory devices with half pitches smaller than 15nm. Overlay results better than 5nm 3sigma have been demonstrated. To further enhance overlay, wafer chucks with improved flatness have been implemented to reduce distortion at the wafer edge. To address higher order corrections, a two part solution is discussed. An array of piezo actuators can be applied to enable linear corrections. Additional reductions in distortion can then be addressed by the local heating of a wafer field. The NZ2C cluster platform for high volume manufacturing is also discussed. System development continues this year with a target for introduction later in 2016. The first application is likely to be NAND Flash memory, and eventual use for DRAM and logic devices as both overlay and defectivity improve.


Proceedings of SPIE | 2016

Defectivity and particle reduction for mask life extension, and imprint mask replication for high-volume semiconductor manufacturing

Keiji Emoto; Fumio Sakai; Chiaki Sato; Yukio Takabayashi; Hitoshi Nakano; Tsuneo Takabayashi; Kiyohito Yamamoto; Tadashi Hattori; Mitsuru Hiura; Toshiaki Ando; Yoshio Kawanobe; Hisanobu Azuma; Takehiko Iwanaga; Jin Choi; Ali Aghili; Chris Jones; J. W. Irving; Brian Fletcher; Zhengmao Ye

Imprint lithography has been shown to be an effective technique for replication of nano-scale features. Jet and Flash* Imprint Lithography (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. Criteria specific to any lithographic process for the semiconductor industry include overlay, throughput and defectivity. The purpose of this paper is to describe the technology advancements made in the reduction of particle adders in an imprint tool and introduce the new mask replication tool that will enable the fabrication of replica masks with added residual image placement errors suitable for memory devices with half pitches smaller than 15nm. Hard particles on a wafer or mask create the possibility of creating a permanent defect on the mask that can impact device yield and mask life. By using material methods to reduce particle shedding and by introducing an air curtain system, test stand results demonstrate the potential for extending mask life to better than 1000 wafers. Additionally, a new replication tool, the FPA-1100 NR2 is introduced. Mask chuck flatness simulation results were also performed and demonstrate that residual image placement errors can be reduced to as little as 1nm.


Proceedings of SPIE | 2017

Improved defectivity and particle control for nanoimprint lithography high-volume semiconductor manufacturing

Takahiro Nakayama; Masami Yonekawa; Yoichi Matsuoka; Hisanobu Azuma; Yukio Takabayashi; Ali Aghili; Makoto Mizuno; Jin Choi; Chris E. Jones

Imprint lithography has been shown to be an effective technique for replication of nano-scale features. Jet and Flash* Imprint Lithography (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is cross-linked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. Criteria specific to any lithographic process for the semiconductor industry include overlay, throughput and defectivity. The purpose of this paper is to describe the technology advancements made in the reduction of particle adders in an imprint tool. Hard particles on a wafer or mask create the possibility of creating a permanent defect on the mask that can impact device yield and mask life. By using material methods to reduce particle shedding and by introducing an air curtain system, test stand results demonstrate the potential for extending mask life to better than 1000 wafers.


Proceedings of SPIE | 2017

Nanoimprint system development for high-volume semiconductor manufacturing the and status of overlay performance

Yukio Takabayashi; Mitsuru Hiura; Hiroshi Morohoshi; Nobuhiro Kodachi; Tatsuya Hayashi; Atsushi Kimura; Takahiro Yoshida; Kazuhiko Mishima; Yoshio Suzaki; Jin Choi

Imprint lithography has been shown to be a promising technique for replication of nano-scale features. Jet and Flash Imprint Lithography* (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. There are many criteria that determine whether a particular technology is ready for wafer manufacturing. Included on the list are overlay, throughput and defectivity. The most demanding devices now require overlay of better than 4nm, 3 sigma. Throughput for an imprint tool is generally targeted at 80 wafers per hour. Defectivity and mask life play a significant role relative to meeting the cost of ownership (CoO) requirements in the production of semiconductor devices. The purpose of this paper is to report the status of throughput and defectivity work and to describe the progress made in addressing overlay for advanced devices. In order to address high order corrections, a high order distortion correction (HODC) system is introduced. The combination of applying magnification actuation to the mask, and temperature correction to the wafer is described in detail and examples are presented for the correction of K7, K11 and K17 distortions as well as distortions on actual device wafers.


Photomask Japan 2017: XXIV Symposium on Photomask and Next-Generation Lithography Mask Technology | 2017

Improved particle control for high volume semiconductor manufacturing for nanoimprint lithography

Masami Yonekawa; Takahiro Nakayama; Kazuki Nakagawa; Toshihiro Maeda; Yoichi Matsuoka; Keiji Emoto; Hisanobu Azuma; Yukio Takabayashi; Ali Aghili; Makoto Mizuno; Jin Choi; Chris E. Jones

Nanoimprint Lithography (NIL) has been shown to be an effective technique for replication of nano-scale features. Jet and Flash Imprint Lithography* (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. There are many criteria that determine whether a particular technology is ready for high volume semiconductor manufacturing. Included on the list are overlay, throughput and defectivity. Imprint lithography, like any lithographic approach requires that defect mechanisms be identified and eliminated in order to consistently yield a device. NIL has defect mechanisms unique to the technology, and they include liquid phase defects, solid phase defects and particle related defects. Especially more troublesome are hard particles on either the mask or wafer surface. Hard particles run the chance of creating a permanent defect in the mask, which cannot be corrected through a mask cleaning process. If Cost of Ownership (CoO) requirements are to be met, it is critical to minimize particle formation and extend mask life. To meet the CoO requirements, mask life must meet or exceed 1000 wafers. If, we make the conservative assumption that every particles causes damage to the mask pattern, the number of particle adders must be less than 0.001 pieces per wafer pass in the NIL tool. Therefore, aggressive strategies are needed to reduce particles in the tool. In this paper, we will report on the techniques required to meet this condition and will describe how the particle reduction techniques can be extended to our FPA-1200NZ2C system.


Photomask Technology 2016 | 2016

Nanoimprint wafer and mask tool progress and status for high volume semiconductor manufacturing

Yoichi Matsuoka; Junichi Seki; Takahiro Nakayama; Kazuki Nakagawa; Hisanobu Azuma; Kiyohito Yamamoto; Chiaki Sato; Fumio Sakai; Yukio Takabayashi; Ali Aghili; Makoto Mizuno; Jin Choi; Chris E. Jones

Imprint lithography has been shown to be an effective technique for replication of nano-scale features. Jet and Flash* Imprint Lithography (J-FIL*) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. There are many criteria that determine whether a particular technology is ready for wafer manufacturing. Defectivity and mask life play a significant role relative to meeting the cost of ownership (CoO) requirements in the production of semiconductor devices. Hard particles on a wafer or mask create the possibility of inducing a permanent defect on the mask that can impact device yield and mask life. By using material methods to reduce particle shedding and by introducing an air curtain system, the lifetime of both the master mask and the replica mask can be extended. In this work, we report results that demonstrate a path towards achieving mask lifetimes of better than 1000 wafers. On the mask side, a new replication tool, the FPA-1100 NR2 is introduced. Mask replication is required for nanoimprint lithography (NIL), and criteria that are crucial to the success of a replication platform include both particle control, resolution and image placement accuracy. In this paper we discuss the progress made in both feature resolution and in meeting the image placement specification for replica masks.


Archive | 2003

Substrate attracting and holding system for use in exposure apparatus

Izumi Tsukamoto; Itaru Fujita; Hideki Nogawa; Yukio Takabayashi


Archive | 1999

Substrate holding system and exposure apparatus using the same

Yukio Takabayashi


Archive | 1991

EXPOSURE APPARATUS HAVING MOUNT MEANS TO SUPPRESS VIBRATIONS

Yukio Takabayashi; Yukio Tokuda


Archive | 1999

ANTI-VIBRATION APPARATUS, EXPOSURE APPARATUS USING THE SAME, DEVICE MANUFACTURING METHOD, AND ANTI-VIBRATION METHOD

Takehiko Mayama; Yukio Takabayashi; Shinji Wakui

Collaboration


Dive into the Yukio Takabayashi's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Shinji Wakui

Tokyo University of Agriculture and Technology

View shared research outputs
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge