Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Christopher Auth is active.

Publication


Featured researches published by Christopher Auth.


symposium on vlsi technology | 2012

A 22nm high performance and low-power CMOS technology featuring fully-depleted tri-gate transistors, self-aligned contacts and high density MIM capacitors

Christopher Auth; C. Allen; A. Blattner; D. Bergstrom; M. Brazier; M. Bost; M. Buehler; V. Chikarmane; Tahir Ghani; T. Glassman; R. Grover; W. Han; D. Hanken; M. Hattendorf; P. Hentges; R. Heussner; J. Hicks; D. Ingerly; P. Jain; S. Jaloviar; R. James; D. Jones; J. Jopling; S. Joshi; C. Kenyon; Huichu Liu; R. McFadden; B. McIntyre; J. Neirynck; C. Parker

A 22nm generation logic technology is described incorporating fully-depleted tri-gate transistors for the first time. These transistors feature a 3rd-generation high-k + metal-gate technology and a 5th generation of channel strain techniques resulting in the highest drive currents yet reported for NMOS and PMOS. The use of tri-gate transistors provides steep subthreshold slopes (~70mV/dec) and very low DIBL (~50mV/V). Self-aligned contacts are implemented to eliminate restrictive contact to gate registration requirements. Interconnects feature 9 metal layers with ultra-low-k dielectrics throughout the interconnect stack. High density MIM capacitors using a hafnium based high-k dielectric are provided. The technology is in high volume manufacturing.


symposium on vlsi technology | 2008

45nm High-k + metal gate strain-enhanced transistors

Christopher Auth; A. Cappellani; J.-S. Chun; A. Dalis; A. Davis; Tahir Ghani; G. Glass; T. Glassman; M. Harper; M. Hattendorf; P. Hentges; S. Jaloviar; S. Joshi; J. Klaus; Kelin J. Kuhn; D. Lavric; M. Lu; H. Mariappan; K. Mistry; B. Norris; N. Rahhal-orabi; P. Ranade; J. Sandford; Lucian Shifren; V. Souw; K. Tone; F. Tambwe; A. Thompson; D. Towner; T. Troeger

Two key process features that are used to make 45 nm generation metal gate + high-k gate dielectric CMOS transistors are highlighted in this paper. The first feature is the integration of stress-enhancement techniques with the dual metal-gate + high-k transistors. The second feature is the extension of 193 nm dry lithography to the 45 nm technology node pitches. Use of these features has enabled industry-leading transistor performance and the first high volume 45 nm high-k + metal gate technology.


symposium on vlsi technology | 2004

Delaying forever: Uniaxial strained silicon transistors in a 90nm CMOS technology

K. Mistry; Mark Armstrong; Christopher Auth; S. Cea; T. Coan; Tahir Ghani; T. Hoffmann; A. Murthy; J. Sandford; R. Shaheed; K. Zawadzki; Kevin Zhang; Scott E. Thompson; Mark Bohr

We describe the device physics of uniaxial strained silicon transistors. Uniaxial strain is more effective, less costly and easier to implement. The highest PMOS drive current to date is reported: 0.72mA/ /spl mu/m. Pattern sensitivity and mobility/Rext partitioning are discussed. Finally we measure inverter delays as low as 4.6pS, and show 50Mb SRAMs operational at 0.65V.


Archive | 2003

Pmos transistor strain optimization with raised junction regions

Mark Bohr; Tahir Ghani; Stephen M. Cea; K. Mistry; Christopher Auth; Mark Armstrong; Keith Zawadzki


Archive | 2007

Methods of forming improved EPI fill on narrow isolation bounded source/drain regions and structures formed thereby

Pushkar Ranade; Keith Zawadzki; Christopher Auth


Archive | 2004

Short channel effect of MOS devices by retrograde well engineering using tilted dopant implantation into recessed source/drain regions

Thomas Hoffmann; Sunit Tyagi; Giuseppe Curello; Bernhard Sell; Christopher Auth


Archive | 2004

Methods of manufacturing a stressed MOS transistor structure

M. Shaheed; Thomas Hoffmann; Mark Armstrong; Christopher Auth


Archive | 2002

A 90 nm Logic Technology Featuring 50 nm Strained Silicon Channel Transistors

Scott F. Thompson; N. K. Anand; Mark Armstrong; Christopher Auth; B. Arcot; Mohsen Alavi; Peng Bai; Jurgen Bielefeld; R. Bigwood; Jeffrey L. Brandenburg; Marc Buehler; Stephen M. Cea; Vineet Chikarmane; C. H. Ben Choi; R. Frankovic; Tahir Ghani; Graham Glass; Wei Han; T. Ho Mann; Mohammed Hussein; Philip Jacob; Alok Jain; Chia-Hong Jan; Sarang C. Joshi; Chris Kenyon; Jason Klaus; S. Klopcic; Jan Charles Luce; Zhiyou Ma; B. J. McIntyre


Archive | 2007

Method of forming cmos transistors with dual-metal silicide formed through the contact openings and structures formed thereby

Saurabh Lodha; Pushkar Ranade; Christopher Auth


Archive | 2007

Method of forming CMOS transistors with dual-metal silicide formed through the contact openings

Saurabh Lodha; Pushkar Ranade; Christopher Auth

Collaboration


Dive into the Christopher Auth's collaboration.

Researchain Logo
Decentralizing Knowledge