HunTeak Lee
STATS ChipPAC Ltd
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by HunTeak Lee.
electronic components and technology conference | 2010
Rajendra D. Pendse; C H Cho; M. Joshi; KyungOe Kim; P. Kim; S H Kim; S.S. Kim; HunTeak Lee; Kenny Lee; R. Martin; A. Murphy; V. Pandey; C. Palar
A new low cost flip chip (LCFC) packaging solution is developed that dramatically reduces flip chip package cost. The solution entails innovations and improvements in the bump, interconnect structure, substrate design and underfilling process. Cu column bumps with solder caps are used to form a “Bump on Lead (BOL)” interconnection with narrow substrate pads with no solder mask confinement (“open solder mask”, or “open SR”) and no solder-on-pad finish (“no SOP”). This results in a substrate design with relaxed design rules despite high I/O escape densities, enabling a majority of IC designs in the sub-1000 pin range to fit in 2-lyr laminate substrates. The novel BOL/open SR/no-SOP interconnect structure is combined with a mold underfilling (MUF) process using high density 1-up matrix substrates to achieve high substrate utilization and low process cost. Furthermore, it is shown through empirical data and FEA modeling that the unique mechanical structure of the BOL interconnection remarkably reduces the stress on Si subsurface layers resulting in elimination of the low K damage phenomenon commonly observed in sub-45 nm Si nodes. The LCFC technology is Pb-free, scalable to very fine pitch in the sub-100 um range and highly electromigration-resistant, providing a natural migration path to 3D/TSV micro bump / micro bond and green solutions for the future. In the present paper, we present in detail, the structure, assembly process and reliability of this packaging solution. We also present data on the application of the solution to advanced sub-45 nm Si nodes with ELK (Extra Low K) dielectrics.
electronic components and technology conference | 2009
Rajendra D. Pendse; M. Joshi; KyungOe Kim; P. Kim; S.S. Kim; Y-B Kim; HunTeak Lee; Kenny Lee; S.Y. Lee; T.K. Lee; A. Murphy
In this paper we present new approaches in the development of flip chip technology for mobile platforms. We assess the challenges presented by the use of flip chip interconnection as opposed to the traditional approach of wire bonding and present innovative solutions developed to address those challenges. In particular, we describe innovations in the area of routing-efficient interconnection, bumped wafer handling and thinning methods, mold underfill technology, new substrate technology and approaches for Pb-free packaging.
Archive | 2011
Reza A. Pagaila; KiYoun Jang; HunTeak Lee
Archive | 2013
JaEun Yun; HunTeak Lee; SeungYong Chai; WonJun Ko
Archive | 2010
Reza A. Pagaila; KiYoun Jang; HunTeak Lee
Archive | 2012
HunTeak Lee; DaeWook Yang; Yeongbeom Ko
Archive | 2013
Kyung-Moon Kim; YoungChul Kim; HunTeak Lee; KeonTaek Kang; HeeJo Chi
Archive | 2013
Kyung-Moon Kim; KooHong Lee; JaeHak Yee; YoungChul Kim; Lan Hoang; Pandi C. Marimuthu; Steve Anderson; HunTeak Lee; HeeJo Chi
Archive | 2013
Joonyoung Choi; YongHee Kang; HunTeak Lee; KeonTaek Kang; YoungChul Kim
Archive | 2011
HunTeak Lee; Jong Kook Kim; Chulsik Kim; KiYoun Jang; Rajendra D. Pendse