Jieming Qi
IBM
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Jieming Qi.
asia and south pacific design automation conference | 2006
Kazuhiko Miki; David William Boerstler; Eskinder Hailu; Jieming Qi; Sarah Sabra Pettengill; Yuichi Goto
This paper presents a new test and characterization scheme for 10+ GHz low jitter wide band PLL in 90 nm partially depleted (PD) silicon-on-insulator (SOI) CMOS technology. We measure the frequency range of VCOs without adding any devices for test between charge-pump (CP) and voltage-controlled oscillator (VCO). That test scheme gives us the intermediate frequency of VCO as well as the maximum and the minimum frequency. This paper also describes circuitry to observe the duty cycle of 4.2GHz clock directly on a wafer probe station, including a method to verify the measured duty cycle
Archive | 2008
David William Boerstler; Eskinder Hailu; Byron Krauter; Kazuhiko Miki; Jieming Qi
Archive | 2007
David William Boerstler; Eskinder Hailu; Jieming Qi
Archive | 2008
David William Boerstler; Nathaniel R. Chadwick; Eskinder Hailu; Kirk D. Peterson; Jieming Qi
Archive | 2007
David William Boerstler; Eskinder Hailu; Jieming Qi
Archive | 2007
Masaaki Kaneko; David William Boerstler; Eskinder Hailu; Jieming Qi
Archive | 2006
David William Boerstler; Eskinder Hailu; Jieming Qi
Archive | 2005
David William Boerstler; Eskinder Hailu; Subramanian S. Iyer; Jieming Qi
Archive | 2011
David William Boerstler; Eskinder Hailu; Jieming Qi
Archive | 2008
David William Boerstler; Eskinder Hailu; Jieming Qi