Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where K.C. Ryoo is active.

Publication


Featured researches published by K.C. Ryoo.


international electron devices meeting | 2004

Highly manufacturable high density phase change memory of 64Mb and beyond

Seung-Eon Ahn; Y.J. Song; C.W. Jeong; J.M. Shin; Y. Fai; Y.N. Hwang; S.H. Lee; K.C. Ryoo; S.Y. Lee; J.H. Park; Hideki Horii; Y.H. Ha; J.H. Yi; B.J. Kuh; Gwan-Hyeob Koh; G.T. Jeong; H.S. Jeong; Kinam Kim; Byung-Il Ryu

Highly manufacturable 64Mbit PRAM has been successfully fabricated using N-doped Ge/sub 2/Sb/sub 2/Te/sub 5/ (GST) and optimal GST etching process. Using those technologies, it was possible to achieve the low writing current of 0.6 mA and clear separation between SET and RESET resistance distributions. The 64Mb PRAM was designed to support commercial NOR flash memory compatible interfaces. Therefore, the fabricated chip was tested under the mobile application platform and its functionality and reliability has been evaluated by operation temperature dependency, disturbance, endurance, and retention. Finally, it was clearly demonstrated that high density PRAM can be fabricated in the product level with strong reliability to produce new nonvolatile memory markets.


symposium on vlsi technology | 2003

Full integration and reliability evaluation of phase-change RAM based on 0.24 /spl mu/m-CMOS technologies

Y.N. Hwang; J.S. Hong; S.H. Lee; Seung-Eon Ahn; G.T. Jeong; Gwan-Hyeob Koh; Jae-joon Oh; H.J. Kim; Won-Cheol Jeong; S.Y. Lee; J.H. Park; K.C. Ryoo; Hideki Horii; Y.H. Ha; J.H. Yi; Woo Yeong Cho; Y.T. Kim; K.H. Lee; Suk-ho Joo; S.O. Park; U-In Chung; H.S. Jeong; Kinam Kim

We have fully integrated a nonvolatile random access memory by successfully incorporating a reversibly phase-changeable chalcogenide memory element with MOS transistor. As well as basic characteristics of the memory operation, we have also observed reliable performances of the device on hot temperature operation, endurance against repetitive phase transition, writing imprint, reading disturbance and data retention.


symposium on vlsi technology | 2005

Highly scalable on-axis confined cell structure for high density PRAM beyond 256Mb

Sunghee Cho; J.H. Yi; Y.H. Ha; B.J. Kuh; C.M. Lee; J.H. Park; Sang-don Nam; Hideki Horii; Byung Kyu Cho; K.C. Ryoo; S.O. Park; Hyun-Su Kim; U-In Chung; Joo Tae Moon; Byung-Il Ryu

We firstly fabricated on-axis confined structure and evaluated based on 64Mb PRAM with 0.12/spl mu/m-CMOS technologies. Ge/sub 2/Sb/sub 2/Te /sub 5/ was confined within small pore, which resulted in low writing current of 0.4mA. The pore is on-axis with upper and lower contacts, which leads to good scalability of PRAM above 256Mb. The confined structure was relatively insensitive to small cell edge damage effect. The on-axis confined structure is a promising candidate for high density PRAM due to low writing current, good scalability, and insensitiveness to edge damage.


international electron devices meeting | 2006

Full Integration of Highly Manufacturable 512Mb PRAM based on 90nm Technology

Jae-joon Oh; J.H. Park; Y.S. Lim; Hyuck Lim; Y.T. Oh; Ju-Hyung Kim; J.M. Shin; Y.J. Song; K.C. Ryoo; Dong-won Lim; Soonoh Park; Jin-hak Kim; Jung-hyeon Kim; J. Yu; F. Yeung; C.W. Jeong; J.H. Kong; Donghun Kang; Gwan-Hyeob Koh; G.T. Jeong; H.S. Jeong; Kinam Kim

Fully functional 512Mb PRAM with 0.047mum2 (5.8F2) cell size was successfully fabricated using 90nm diode technology in which the authors developed novel process schemes such as vertical diode as cell switch, self-aligned bottom electrode contact scheme, and line-type Ge2Sb2Te5. The 512Mb PRAM showed excellent electrical properties of sufficiently large on-current and stable phase transition behavior. The reliability of the 512Mb chip was also evaluated as a write-endurance over 1E5 cycles and a data retention time over 10 years at 85degC


symposium on vlsi technology | 2005

Highly reliable 50nm contact cell technology for 256Mb PRAM

Soon-Hong Ahn; Y.N. Hwang; Y.J. Song; S.H. Lee; S.Y. Lee; J.H. Park; Changbum Jeong; K.C. Ryoo; J.M. Shin; Y. Fai; Jae-joon Oh; Gwan-Hyeob Koh; G.T. Jeong; Suk-ho Joo; Sung-Soo Choi; Yong-Hoon Son; Jungyeop Shin; Y.T. Kim; H.S. Jeong; Kinam Kim

Novel small contact fabrication technologies were proposed to realize reliable high density 256Mb PRAM(phase change memory) product. Introducing the 2-step CMP (chemical mechanical polishing) process and the ring-shaped contact structure, the contact area distribution was greatly improved even at the smallest contact diameter of 50nm node. The validity of this approach was directly confirmed by the evaluation of the functionality for the fabricated 256Mbit PRAM based on 0.10/spl mu/m CMOS technology.


international electron devices meeting | 2003

Writing current reduction for high-density phase-change RAM

Y.N. Hwang; S.H. Lee; Seung-Eon Ahn; S.Y. Lee; K.C. Ryoo; H.S. Hong; H.C. Koo; F. Yeung; Jae-joon Oh; H.J. Kim; Won-Cheol Jeong; J.H. Park; Hideki Horii; Y.H. Ha; J.H. Yi; Gwan-Hyeob Koh; G.T. Jeong; H.S. Jeong; Kinam Kim

By developing a chalcogenide memory element that can be operated at low writing current, we have demonstrated the possibility of high-density phase-change random access memory. We have investigated the phase transition behaviors as a function of various process factors including contact size, cell size and thickness, doping concentration in chalcogenide material and cell structure. As a result, we have observed that the writing current is reduced down to 0.7 mA.


symposium on vlsi technology | 2004

Full integration and cell characteristics for 64Mb nonvolatile PRAM

S.H. Lee; Y.N. Hwang; S.Y. Lee; K.C. Ryoo; Seung-Eon Ahn; H.C. Koo; C.W. Jeong; Y.T. Kim; Gwan-Hyeob Koh; G.T. Jeong; H.S. Jeong; Kinam Kim

We have integrated a 64Mb nonvolatile random access memory using phase transition phenomena. Based on 0.18/spl mu/m-CMOS technologies, the vertical contact typed memory cell is fabricated. The device density can be sharply increased with decreasing the writing current and the GST size. But for reduction of writing current, issues including set and interface resistances should be stabilized. Additionally, our results also show the feasibility of 256Mb nonvolatile PRAM with writing time below 100ns.


international symposium on vlsi technology systems and applications | 2003

Phase-change chalcogenide nonvolatile RAM completely based on CMOS technology

Y.N. Hwang; J.S. Hong; S.H. Lee; Seung-Eon Ahn; G.T. Jeong; Gwan-Hyeob Koh; H.J. Kim; Won-Cheol Jeong; S.Y. Lee; J.H. Park; K.C. Ryoo; Hideki Horii; Y.H. Ha; J.H. Yi; Woo Yeong Cho; Y.T. Kim; K.H. Lee; Suk-ho Joo; S.O. Park; Unyong Jeong; H.S. Jeong; Kinam Kim

We have integrated a phase-change chalcogenide random access memory, completely based on 0.24 /spl mu/m-CMOS technologies. A twin cell and BL clamping circuits are introduced to enlarge fabrication tolerance and to reduce cell perturbation during reading operation. To draw back current as much as possible, Co salicidation is also applied to transistor formation. By constructing a simple cell structure with Ge/sub 2/Sb/sub 2/Te/sub 5/, we have observed reliable phase-transitions by driving current through MOS transistors. With 100 ns-writing pulses of 2 mA for RESET and 0.6 mA for SET, the device operates successfully with a considerable sensing signal at reading voltage of as low as 0.2 V.


symposium on vlsi technology | 2007

Novel Heat Dissipating Cell Scheme for Improving a Reset Distribution in a 512M Phase-change Random Access Memory (PRAM)

Donghun Kang; Jung Shik Kim; Yongho Kim; Y.T. Kim; Moon-Hyeok Lee; Y.J. Jun; Juyun Park; F. Yeung; C.W. Jeong; Ji Yeon Yu; J.H. Kong; Dae-Won Ha; S. Song; J.H. Park; Y. Park; Y.J. Song; C.Y. Eum; K.C. Ryoo; J.M. Shin; Dong-won Lim; Soonoh Park; Woon-Ik Park; K.R. Sim; J.H. Cheong; Jun-sik Oh; Jung Il Kim; Y.T. Oh; Kwon-Yeong Lee; S.P. Koh; S.H. Eun

Programming with larger current than optimized one is often preferable to ensure a good resistance distribution of high-resistive reset state in high-density phase-change random access memories because it is very effective to increase the resistance of cells to a target value. In this paper, we firstly report that this larger current writing may conversely degrade the reset distribution by reducing the resistance of normal cells via the partial crystallization of amorphous Ge2Sb2Te5 and this degradation can be suppressed by designing a novel cell structure with a heat dissipating layer.


international conference on ic design and technology | 2004

PRAM process technology

Gwan-Hyeob Koh; Y.N. Hwang; S.H. Lee; S.Y. Lee; K.C. Ryoo; J.H. Park; Y.J. Song; Seung-Eon Ahn; C.W. Jeong; F. Yeung; Y.-T. Kim; J.-B. Park; G.T. Jeong; H.S. Jeong; Kinam Kim

PRAM(Phase-Change RAM) is a promising memory that can solve the problems of conventional memory and has the nearly ideal memory characteristics. We reviewed the issues for high density PRAM integration. Writing current reduction is the most urgent problem for high density PRAM realization. We presented process factors which affect the writing current and the result of improvement. Finally we demonstrated results of 64Mb PRAM integration based on 0.18/spl mu/m CMOS technology.

Collaboration


Dive into the K.C. Ryoo's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge