Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Rodrigo Trevisoli Doria is active.

Publication


Featured researches published by Rodrigo Trevisoli Doria.


Applied Physics Letters | 2010

Reduced electric field in junctionless transistors

Jean-Pierre Colinge; Chi-Woo Lee; Isabelle Ferain; Nima Dehdashti Akhavan; Ran Yan; Pedram Razavi; Ran Yu; Alexei Nazarov; Rodrigo Trevisoli Doria

The electric field perpendicular to the current flow is found to be significantly lower in junctionless transistors than in regular inversion-mode or accumulation-mode field-effect transistors. Since inversion channel mobility in metal-oxide-semionductor transistors is reduced by this electric field, the low field in junctionless transistor may give them an advantage in terms of current drive for nanometer-scale complementary metal-oxide semiconductor applications. This observation still applies when quantum confinement is present.


IEEE Transactions on Electron Devices | 2011

Junctionless Multiple-Gate Transistors for Analog Applications

Rodrigo Trevisoli Doria; Marcelo Antonio Pavanello; R. D. Trevisoli; M.M. De Souza; Chi-Woo Lee; Isabelle Ferain; Nima Dehdashti Akhavan; Ran Yan; Pedram Razavi; Ran Yu; Abhinav Kranti; Jean-Pierre Colinge

This paper presents the evaluation of the analog properties of nMOS junctionless (JL) multigate transistors, comparing their performance with those exhibited by inversion-mode (IM) trigate devices of similar dimensions. The study has been performed for devices operating in saturation as single-transistor amplifiers, and we have considered the dependence of the analog properties on fin width Wfin and temperature T. Furthermore, this paper aims at providing a physical insight into the analog parameters of JL transistors. For that, in addition to device characterization, 3-D device simulations were performed. It is shown that, depending on gate voltage, JL devices can present both larger Early voltage VEA and larger intrinsic voltage gain AV than IM devices of similar dimensions. In addition, VEA and AV are always improved in JL devices when the temperature is increased, whereas they present a maximum value around room temperature for IM transistors.


Applied Physics Letters | 2010

Low subthreshold slope in junctionless multigate transistors

Chi-Woo Lee; Alexei Nazarov; Isabelle Ferain; Nima Dehdashti Akhavan; Ran Yan; Pedram Razavi; Ran Yu; Rodrigo Trevisoli Doria; Jean-Pierre Colinge

The improvement of subthreshold slope due to impact ionization is compared between “standard” inversion-mode multigate silicon nanowire transistors and junctionless transistors. The length of the region over which impact ionization takes place, as well as the amplitude of the impact ionization rate are found to be larger in the junctionless devices, which reduces the drain voltage necessary to obtain a sharp subthreshold slope.


Semiconductor Science and Technology | 2011

Threshold voltage in junctionless nanowire transistors

R. D. Trevisoli; Rodrigo Trevisoli Doria; Michelly de Souza; Marcelo Antonio Pavanello

This work presents a physically based analytical model for the threshold voltage in junctionless nanowire transistors (JNTs). The model is based on the solution of the two-dimensional Poisson equation and includes the dependence on JNT width, height and doping concentration. The quantum confinement has also been taken into consideration in the model formulation. The model is validated using experimental results of nMOS and pMOS JNTs, and three-dimensional TCAD simulations where the nanowire width and height, doping concentration, gate oxide thickness and temperature have been varied. The gate oxide capacitance is also addressed aiming to adequately calculate the capacitance in non-planar devices. The temperature influence on the threshold voltage of JNTs is also analyzed. The presented model shows excellent agreement with both experimental and simulated data, adequately describing the JNT threshold voltage.


IEEE Transactions on Electron Devices | 2012

Errata to “Surface-Potential-Based Drain Current Analytical Model for Triple-Gate Junctionless Nanowire Transistors”

R. D. Trevisoli; Rodrigo Trevisoli Doria; M.M. De Souza; Samaresh Das; Isabelle Ferain; Marcelo Antonio Pavanello

This paper proposes a drain current model for triple-gate n-type junctionless nanowire transistors. The model is based on the solution of the Poisson equation. First, the 2-D Poisson equation is used to obtain the effective surface potential for long-channel devices, which is used to calculate the charge density along the channel and the drain current. The solution of the 3-D Laplace equation is added to the 2-D model in order to account for the short-channel effects. The proposed model is validated using 3-D TCAD simulations where the drain current and its derivatives, the potential, and the charge density have been compared, showing a good agreement for all parameters. Experimental data of short-channel devices down to 30 nm at different temperatures have been also used to validate the model.


IEEE Electron Device Letters | 2011

Cryogenic Operation of Junctionless Nanowire Transistors

M.M. De Souza; Marcelo Antonio Pavanello; R. D. Trevisoli; Rodrigo Trevisoli Doria; Jean-Pierre Colinge

This letter presents the properties of nMOS junctionless nanowire transistors (JNTs) under cryogenic operation. Experimental results of drain current, subthreshold slope, maximum transconductance at low electric field, and threshold voltage, as well as its variation with temperature, are presented. Unlike in classical devices, the drain current of JNTs decreases when temperature is lowered, although the maximum transconductance increases when the temperature is lowered down to 125 K. An analytical model for the threshold voltage is proposed to explain the influence of nanowire width and doping concentration on its variation with temperature. It is shown that the wider the nanowire or the lower the doping concentration, the higher the threshold voltage variation with temperature.


IEEE Transactions on Electron Devices | 2014

Substrate Bias Influence on the Operation of Junctionless Nanowire Transistors

Renan Trevisoli; Rodrigo Trevisoli Doria; Michelly de Souza; Marcelo Antonio Pavanello

The aim of this paper is to analyze the substrate bias influence on the operation of junctionless nanowire transistors based on 3-D simulated and experimental results, accomplished by modeled data. The threshold voltage, the maximum transconductance, the subthreshold slope, the drain-induced barrier lowering (DIBL), and the ION/IOFF ratio are the key parameters under analysis. It has been shown that the negative back bias can reduce the short-channel effects occurrence, improving the ION/IOFF ratio and DIBL.


Applied Physics Letters | 2012

The zero temperature coefficient in junctionless nanowire transistors

Renan Trevisoli; Rodrigo Trevisoli Doria; Michelly de Souza; Samaresh Das; Isabelle Ferain; Marcelo Antonio Pavanello

This Letter presents an analysis of the zero temperature coefficient (ZTC) bias in junctionless nanowire transistors (JNTs). Unlike in previous works, which had shown that JNT did not present a ZTC point, this work shows that ZTC may occur in JNTs depending mainly on the series resistance of the devices and its dependence on the temperature. Experimental results of drain current, threshold voltage, and series resistance are presented for both long and short channel n and p-type devices.


IEEE Transactions on Electron Devices | 2010

Harmonic Distortion of Unstrained and Strained FinFETs Operating in Saturation

Rodrigo Trevisoli Doria; A. Cerdeira; Joao Antonio Martino; Eddy Simoen; Cor Claeys; Marcelo Antonio Pavanello

The harmonic distortion (HD) exhibited by unstrained and biaxially strained fin-shaped field-effect transistors operating in saturation as single-transistor amplifiers has been investigated for devices with different channel lengths L and fin widths Wfin. The study has been performed through device characterization, 3-D device simulations, and modeling. Nonlinearity has been evaluated in terms of second- and third-order HDs (HD2 and HD3, respectively), and a discussion on its physical sources has been carried out. Also, the influence of the open-loop voltage gain AV in HD has been observed.


Microelectronics Journal | 2008

Harmonic distortion analysis of double gate graded-channel MOSFETs operating in saturation

Rodrigo Trevisoli Doria; A. Cerdeira; Jean-Pierre Raskin; Denis Flandre; Marcelo Antonio Pavanello

In this work we present an analysis of harmonic distortion (HD) in graded-channel (GC) gate-all-around (GAA) devices operating in saturation region for analog applications. The study has been performed through device characterization and two-dimensional process and device simulations. The overall study has been done on the total and third order HDs. When applied in the saturation regime as an amplifier, the GC outperforms conventional GAA transistors presenting simultaneously higher transconductance, lower drain output conductance and more than 15dB improved linearity. The influence of channel length reduction on the HD is also analyzed. Although slight linearity degradation is observed in both the conventional and the GC devices when reducing the channel length, the HD presented by the GC transistor is significantly lower than the one showed by conventional device for any studied channel length. This allows AC input signal amplitude up to 20 times higher than the conventional GAA for a same specified distortion level.

Collaboration


Dive into the Rodrigo Trevisoli Doria's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar

Michelly de Souza

Centro Universitário da FEI

View shared research outputs
Top Co-Authors

Avatar

Renan Trevisoli

Centro Universitário da FEI

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Denis Flandre

Université catholique de Louvain

View shared research outputs
Top Co-Authors

Avatar

M.M. De Souza

Centro Universitário da FEI

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Joao Antonio Martino

Centro Universitário da FEI

View shared research outputs
Researchain Logo
Decentralizing Knowledge