Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Steven H. Lamphier is active.

Publication


Featured researches published by Steven H. Lamphier.


international solid-state circuits conference | 1996

A 300 MHz, 3.3 V 1 Mb SRAM fabricated in a 0.5 /spl mu/m CMOS process

Harold Pilo; Steven H. Lamphier; Fred J. Towler; R. Hee

A 300 MHz, 1 Mb SRAM with 5.4 ns access in 3.3 V, 0.5 /spl mu/m CMOS uses self-timed and self-resetting circuits. A dual-clock, flow-through read protocol optimizes data window control and a 750 ps setup-and-hold window for all input signals is achieved through floorplanning, receiver design and localized input-signal registering. The SRAM interfaces with high-speed transceiver logic (HSTL) levels through high-speed, noise-tolerant receivers. Programmable impedance output drivers for HSTL interfaces match transmission line impedance to within 10% tolerances over process, voltage and temperature variations.


Archive | 1996

Programmable impedance output driver

Steven H. Lamphier; Harold Pilo; Michael J. Schneiderwind; Fred J. Towler


Archive | 2000

Memory having user programmable AC timings

Geordie Braceras; Steven H. Lamphier; Harold Pilo


Archive | 2008

SYSTEM AND METHOD FOR INTEGRATING DYNAMIC LEAKAGE REDUCTION WITH WRITE-ASSISTED SRAM ARCHITECTURE

George M. Braceras; Steven H. Lamphier; Harold Pilo; Vinod Ramadurai


Archive | 2005

Low-voltage differential amplifier

John A. Fifield; Steven H. Lamphier


international solid-state circuits conference | 2003

A 5.6 ns random cycle 144 Mb DRAM with 1.4 Gb/s/pin and DDR3-SRAM interface

Harold Pilo; Darren L. Anand; John E. Barth; Steven Burns; P. Corson; Jim Covino; R. Houghton; Steven H. Lamphier


Archive | 1995

Special mode enable transparent to normal mode operation

Steven H. Lamphier; Kevin G. Petrunich; Harold Pilo; Ronald DeSales Rossi; Roger Andrew Verhelst; Paul Stafford Zerr


international solid-state circuits conference | 2000

An 833 MHz 1.5 W 18 Mb CMOS SRAM with 1.67 Gb/s/pin

Harold Pilo; A.J. Allen; Jim Covino; Patrick R. Hansen; Steven H. Lamphier; C. Murphy; T. Traver; P. Yee


Archive | 2006

METHOD OF IMPROVING FUSE STATE DETECTION AND YIELD IN SEMICONDUCTOR APPLICATIONS

John E. Barwin; Steven H. Lamphier; Harold Pilo


Archive | 2012

Fine-grained power gating

Robert M. Houle; Steven H. Lamphier; Harold Pilo

Researchain Logo
Decentralizing Knowledge