Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Takumi Masuyama is active.

Publication


Featured researches published by Takumi Masuyama.


cpmt symposium japan | 2016

Development of a stacking technology for large-sized chips using non-conductive film

Hidehiko Kira; Norio Kainuma; Naoaki Nakamura; Takashi Kubota; Takumi Masuyama; Sanae Iijima

A chip stacking process technology using high mass productivity non-conductive film (NCF) has been developed, with assumptions for the central processing unit (CPU) in high-end servers. With this process, a 23 mm by 23 mm chip with a bump pitch of 40 μm was successfully stacked onto another, and 296,000 bumps were jointed in total. In the development of the chip stacking process, in order to measure NCF behavior in the thermo compression flip chip (TCFC) bonding process, the head position detecting mechanism of a flip chip bonder (FCB) measured NCF deformation between the chip and a bare silicon plate in real time. During the measurement, the bonding head applied a constant load to the NCF, and its temperature went up. In order to observe the effect of chip size, NCF deformation was measured at three chip sizes. The amount of deformation of a large-sized chip was found to be less than that of a small-sized chip under the same pressure applied to the chips. This result revealed a limitation of the chip stacking process for large-sized chips using NCF. In addition, variations in bump height or silicon thickness occurring in the LSI manufacturing process were found to cause various problems in the chip stacking process using NCF. These problems were solved using a special bonding tool. Moreover, to suppress voids, the behavior of voids was observed, which found voids remaining in the chip corners. Shaping NCF in the X-shape suppressed these corner voids.


Archive | 2014

CIRCUIT BOARD DEVICE AND ELECTRONIC DEVICE

Takumi Masuyama; Satoshi Emoto; Toru Okada; Hiroshi Kobayashi


Archive | 2010

Solder joint structure, electronic device using the same, and solder bonding method

Hisao Tanaka; Satoshi Emoto; Kenichi Nashirozawa; Nana Matsushima; Takumi Masuyama


electronic components and technology conference | 2018

Assembly Process Development of Ultra Large Scale 3D Stacking with Transmission Circuits Via TSVs

Shunichi Kikuchi; Hidehiko Kira; Makoto Suwada; Tatsumi Nakada; Naoaki Nakamura; Norio Kainuma; Kazuhiro Kanai; Takumi Masuyama


international microsystems, packaging, assembly and circuits technology conference | 2017

Development of high-performance ultra large scale 3D processor with high reliability packaging design

Shinji Tadaki; Hideki Kitada; Aki Dote; Shouichi Miyahara; Takumi Masuyama; Norio Kainuma; Naoaki Nakamura; Hidehiko Kira; Seiki Sakuyama; Tatsumi Nakata


Archive | 2017

Heating header of semiconductor mounting apparatus and bonding method for semiconductor

Hidehiko Kira; Takumi Masuyama; Norio Kainuma


Archive | 2016

SEMICONDUCTOR DEVICE MOUNTING METHOD

Hidehiko Kira; Norio Kainuma; Takashi Kubota; Takumi Masuyama


Archive | 2015

Semiconductor mounting device, head of semiconductor mounting device, and manufacturing method of laminated chip

吉良 秀彦; Hidehiko Kira; 秀彦 吉良; 卓己 増山; Takumi Masuyama


Archive | 2013

HEAT TRANSFER CAP AND REPAIRING APPARATUS AND METHOD

Toru Okada; Hiroshi Kobayashi; Takumi Masuyama


Archive | 2012

METHOD OF DETERMINING REINFORCEMENT POSITION OF CIRCUIT SUBSTRATE AND SUBSTRATE ASSEMBLY

Hiroshi Kobayashi; Satoshi Emoto; Toru Okada; Masayuki Kitajima; Takumi Masuyama

Collaboration


Dive into the Takumi Masuyama's collaboration.

Researchain Logo
Decentralizing Knowledge