Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Tsung-Shu Lin is active.

Publication


Featured researches published by Tsung-Shu Lin.


symposium on vlsi technology | 2012

High-aspect ratio through silicon via (TSV) technology

H. B. Chang; H. Y. Chen; Po Chen Kuo; Chao-Hsin Chien; E.B. Liao; Tsung-Shu Lin; T. S. Wei; Yen-Liang Lin; Yen-Huei Chen; Kuo-Nan Yang; H.A. Teng; Wu-Chin Tsai; Yung-Chang Tseng; S.Y. Chen; C.C. Hsieh; M. F. Chen; Y. H. Liu; Tsang-Jiuh Wu; Shang-Yun Hou; Wen-Chih Chiou; S.P. Jeng; Chen-Hua Yu

The density of through-silicon-via (TSV) on CMOS chip is limited by TSV dimension and keep-out zone (KOZ). A high aspect ratio Cu TSV process, 2 μm × 30 μm, is demonstrated on 28nm CMOS baseline with good electrical performance and low cost. By implementing 2 μm × 30 μm TSV, the Si stress in the vicinity of TSV caused by thermal expansion is able to be relieved. It is, therefore, shown that the relaxation of TSV stress is correlated with minimized keep-out zone (KOZ). The achievement of excellent performance of 3D-IC yield and high aspect ratio TSV embedded device characteristics are key milestones in the promising manufacturability of 3D-IC by silicon foundry technology.


Archive | 2014

Bumps for Chip Scale Packaging

Chun-Hung Lin; Yu-feng Chen; Tsung-Shu Lin; Han-Ping Pu; Hsien-Wei Chen


Archive | 2012

Elongated Bumps in Integrated Circuit Devices

Yen-Liang Lin; Chen-Shien Chen; Tin-Hao Kuo; Sheng-Yu Wu; Tsung-Shu Lin; Chang-Chia Huang


Archive | 2011

Extending metal traces in bump-on-trace structures

Yu-feng Chen; Yuh Chern Shieh; Tsung-Shu Lin; Han-Ping Pu; Jiun Yi Wu; Tin-Hao Kuo


Archive | 2015

Fan-out stacked system in package (SIP) having dummy dies and methods of making the same

Tsung-Shu Lin; Hsien-Wei Chen; Cheng-chieh Hsieh; Chang-Chia Huang


symposium on vlsi technology | 2013

An integrated air gap structure to achieve high-performance TSV interconnects for 28nm 3D-IC integration

E.B. Liao; K. W. Cheng; Yen-Huei Chen; H.A. Teng; Y. C. Tseng; W. C. Tsai; J. H. Chen; Tsung-Shu Lin; Kuo-Nan Yang; Yen-Liang Lin; H. B. Chang; T. S. Wei; H. Y. Chen; M. F. Chen; C.C. Hsieh; Tsang-Jiuh Wu; C. H. Wu; D.Y. Shih; Wen-Chih Chiou; S.P. Jeng; Chen-Hua Yu


Archive | 2011

Method and structure for controlling package warpage

Tsung-Shu Lin; Yuh Chern Shieh; Kuo-Chin Chang


Archive | 2017

Bumps for chip scale packaging including under bump metal structures with different diameters

Chun-Hung Lin; Yu-feng Chen; Tsung-Shu Lin; Han-Ping Pu; Hsien-Wei Chen


Archive | 2013

Elongated bumps in integrated circuits

Chen-Shien Chen; Yen-Liang Lin; Tsung-Shu Lin; Tin-Hao Kuo; Sheng-Yu Wu; Chang-Chia Huang


Archive | 2013

Anschlussstruktur mit reduzierter Spannung für integrierte Schaltungen Connection structure with reduced voltage for integrated circuits

Chen-Shien Chen; Yen-Liang Lin; Tsung-Shu Lin; Tin-Hao Kuo; Sheng-Yu Wu; Chang-Chia Huang

Collaboration


Dive into the Tsung-Shu Lin's collaboration.

Researchain Logo
Decentralizing Knowledge