Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where John G. Massey is active.

Publication


Featured researches published by John G. Massey.


IEEE Electron Device Letters | 2002

1.5-V single work-function W/WN/n/sup +/-poly gate CMOS device design with 110-nm buried-channel PMOS for 90-nm vertical-cell DRAM

Rajesh Rengarajan; Boyong He; C. Ransom; Chang Ju Choi; Haining Yang; S. Butt; S. Halle; W. Yan; Kong Aik Lee; M. Chudzik; W. Robl; C. Parks; John G. Massey; G. La Rosa; Y. Li; Carl J. Radens; Ramachandra Divakaruni; E. Crabbe

This letter reports on 1.5-V single work-function W/WN/n/sup +/-poly gate CMOS transistors for high-performance stand-alone dynamic random access memory (DRAM) and low-cost low-leakage embedded DRAM applications. At V/sub dd/ Of 1.5-V and 25/spl deg/C, drive currents of 634 /spl mu/A//spl mu/m for 90-nm L/sub gate/ NMOS and 208 /spl mu/A-/spl mu/m for 110-nm L/sub gate/ buried-channel PMOS are achieved at 25 pA//spl mu/m off-state leakage. Device performance of this single work function technology is comparable to published low leakage 1.5-V dual work-function technologies and 25% better than previously reported 1.8-V single work-function technology. Data illustrating hot-carrier immunity of these devices under high electric fields is also presented. Scalability of single work-function CMOS device design for the 90-nm DRAM generation is demonstrated.


Archive | 2009

Measurement methodology and array structure for statistical stress and test of reliabilty structures

Kanak B. Agarwal; Nazmul Habib; Jerry D. Hayes; John G. Massey; Alvin W. Strong


Archive | 2008

Array-Based Early Threshold Voltage Recovery Characterization Measurement

Kanak B. Agarwal; Nazmul Habib; Jerry D. Hayes; John G. Massey; Alvin W. Strong


Archive | 2011

INTEGRATED CIRCUIT CHIP INCORPORATING A TEST CIRCUIT THAT ALLOWS FOR ON-CHIP STRESS TESTING IN ORDER TO MODEL OR MONITOR DEVICE PERFORMANCE DEGRADATION

Carole Graas; Deborah M. Massey; John G. Massey; Pascal A. Nsame


Archive | 2006

STRUCTURE AND METHOD FOR THERMALLY STRESSING OR TESTING A SEMICONDUCTOR DEVICE

Giuseppe La Rosa; Kevin Kolvenbach; John G. Massey; Ping-Chuan Wang; Kai Xiu


Archive | 2013

Error protection for a data bus

William V. Huott; Kevin W. Kark; John G. Massey; K. Paul Muller; David L. Rude; David Wolpert


Archive | 2013

PLACEMENT OF STORAGE CELLS ON AN INTEGRATED CIRCUIT

William V. Huott; Kevin W. Kark; John G. Massey; K. Paul Muller; David L. Rude; David Wolpert


Archive | 2013

ERROR PROTECTION FOR INTEGRATED CIRCUITS

William V. Huott; Kevin W. Kark; John G. Massey; K. Paul Muller; David L. Rude; David Wolpert


Archive | 2013

Error protection for integrated circuits in an insensitive direction

Kevin W. Kark; John G. Massey; K. Paul Muller; David L. Rude


Archive | 2013

Shared error protection for register banks

William V. Huott; Kevin W. Kark; John G. Massey; K. Paul Muller; David L. Rude; David Wolpert

Collaboration


Dive into the John G. Massey's collaboration.

Researchain Logo
Decentralizing Knowledge