Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Sang-joon Hwang is active.

Publication


Featured researches published by Sang-joon Hwang.


high-performance computer architecture | 2017

Defect Analysis and Cost-Effective Resilience Architecture for Future DRAM Devices

Sang-Uhn Cha; Seongil O; Hyun-Sung Shin; Sang-joon Hwang; Kwang-Il Park; Seong Jin Jang; Joo Sun Choi; Gyo Young Jin; Young Hoon Son; Hyunyoon Cho; Jung Ho Ahn; Nam Sung Kim

Technology scaling has continuously improved the density, performance, energy efficiency, and cost of DRAM-based main memory systems. Starting from sub-20nm processes, however, the industry began to pay considerably higher costs to screen and manage notably increasing defective cells. The traditional technique, which replaces the rows/columns containing faulty cells with spare rows/columns, has been able to cost-effectively repair the defective cells so far, but it will become unaffordable soon because an excessive number of spare rows/columns are required to manage the increasing number of defective cells. This necessitates a synergistic application of an alternative resilience technique such as In-DRAM ECC with the traditional one. Through extensive measurement and simulation, we first identify that aggressive miniaturization makes DRAM cells more sensitive to random telegraph noise or variable retention time, which is dominantly manifested as a surge in randomly scattered single-cell faults. Second, we advocate using In-DRAM ECC to overcome the DRAM scaling challenges and architect In-DRAM ECC to accomplish high area efficiency and minimal performance degradation. Moreover, we show that advancement in process technology reduces decoding/correction time to a small fraction of DRAM access time, and that the throughput penalty of a write operation due to an additional read for a parity update is mostly overcome by the multi-bank structure and long burst writes that span an entire In-DRAM ECC codeword. Lastly, we demonstrate that system reliability with modern rank-level ECC schemes such as single device data correction is further improved by hundred million times with the proposed In-DRAM ECC architecture.


Archive | 2004

Synchronous semiconductor memory devices and data strobe input buffers with an input buffer circuit and a detection circuit for buffering data thereto

Won-Hwa Shin; Seong-Jin Jang; Sang-joon Hwang


Archive | 2015

Device and method for repairing memory cell and memory system including the device

Kyo-Min Sohn; Ho-young Song; Sang-joon Hwang; Cheol Saeng Kim; Dong-Hyun Sohn


Archive | 1998

Input buffers and controlling methods for integrated circuit memory devices that operate with low voltage transistor-transistor logic (LVTTL) and with stub series terminated transceiver logic (SSTL)

Sang-joon Hwang; Kyung-woo Kang


Archive | 2005

Output buffer of a semiconductor memory device

Sang-joon Hwang; Dong-Jin Lee; Jung-Bae Lee


Archive | 2004

Mismatched on-die termination circuits and termination methods therefor

Sang-joon Hwang; Young-Hyun Jun; Kyung-woo Kang; Seong-Jin Jang


Archive | 2013

SEMICONDUCTOR CHIP PACKAGE INCLUDING VOLTAGE GENERATION CIRCUIT WITH REDUCED POWER NOISE

Sun-Won Kang; Chi-wook Kim; Hyun Jeong Woo; Sang-joon Hwang


Archive | 2011

Semiconductor memory device for reducing ripple noise of back-bias voltage and method of driving semiconductor memory device

Beomseop Lee; Young-Hyun Jun; Sang-joon Hwang


Archive | 2005

Input buffer having a stabilized operating point and an associated method

Hyun-Jin Kim; Seong-Jin Jang; Kwang-II Park; Sang-joon Hwang; Ho-young Song; Ho-Kyong Lee; Woo-Jin Lee


Archive | 2001

Semiconductor memory device with reduced sensing noise and sensing current

Sang-joon Hwang; Ho-Cheol Lee

Collaboration


Dive into the Sang-joon Hwang's collaboration.

Researchain Logo
Decentralizing Knowledge