Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Thilo Scheiper is active.

Publication


Featured researches published by Thilo Scheiper.


custom integrated circuits conference | 2009

Advanced SOI CMOS transistor technologies for high-performance microprocessor applications

Manfred Horstmann; Andy Wei; Jan Hoentschel; Thomas Feudel; Thilo Scheiper; Rolf Stephan; Martin Gerhadt; Stephan Krugel; Michael Raab

We present an overview of partially-depleted silicon-on-insulator (PD-SOI) CMOS transistor technologies for high-performance microprocessors. To achieve a “high performance per watt” figure of merit, transistor technology elements like PD-SOI, strained Si, aggressive junction scaling, and asymmetric devices need hand-in-hand development with multiple-core and power-efficient designs. These techniques have been developed, applied, and optimized for 45nm SOI volume manufacturing at GLOBALFOUNDRIES in Dresden. To enable further transistor scaling to 32nm design rules, high-K metal-gate (HKMG) technology is key. Gate-first and replacement-gate HKMG integration as well as future strained Si technologies like strained silicon directly bonded on SOI and embedded Si:C are discussed.


Archive | 2009

DOUBLE GATE AND TRI-GATE TRANSISTOR FORMED ON A BULK SUBSTRATE AND METHOD FOR FORMING THE TRANSISTOR

Andy Wei; Robert Mulfinger; Thilo Scheiper; Thorsten Kammler


Archive | 2011

Self-aligned fin transistor formed on a bulk substrate by late fin etch

Thilo Scheiper; Andy Wei


Archive | 2010

HIGH-K METAL GATE ELECTRODE STRUCTURES FORMED AT DIFFERENT PROCESS STAGES OF A SEMICONDUCTOR DEVICE

Jan Hoentschel; Sven Beyer; Thilo Scheiper; Uwe Griebenow


Archive | 2011

Self-aligned multiple gate transistor formed on a bulk substrate

Andy Wei; Vivien Schroeder; Thilo Scheiper; Thomas Werner; Johannes Groschopf


Archive | 2012

MIDDLE IN-SITU DOPED SIGE JUNCTIONS FOR PMOS DEVICES ON 28 NM LOW POWER/HIGH PERFORMANCE TECHNOLOGIES USING A SILICON OXIDE ENCAPSULATION, EARLY HALO AND EXTENSION IMPLANTATIONS

Jan Hoentschel; Shiang Yang Ong; Stefan Flachowsky; Thilo Scheiper


Archive | 2010

Stress Memorization with Reduced Fringing Capacitance Based on Silicon Nitride in MOS Semiconductor Devices

Jan Hoentschel; Andreas Kurz; Uwe Griebenow; Thilo Scheiper


Archive | 2011

Strain Engineering in Three-Dimensional Transistors Based on a Strained Channel Semiconductor Material

Thilo Scheiper; Stefan Flachowsky; Jan Hoentschel


Archive | 2013

Transistors Comprising High-K Metal Gate Electrode Structures and Embedded Strain-Inducing Semiconductor Alloys Formed in a Late Stage

Uwe Griebenow; Jan Hoentschel; Thilo Scheiper; Sven Beyer


Archive | 2010

WORK FUNCTION ADJUSTMENT IN HIGH-K GATE STACKS INCLUDING GATE DIELECTRICS OF DIFFERENT THICKNESS

Thilo Scheiper; Andy Wei; Martin Trentzsch

Collaboration


Dive into the Thilo Scheiper's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge