Thilo Scheiper
GlobalFoundries
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Thilo Scheiper.
custom integrated circuits conference | 2009
Manfred Horstmann; Andy Wei; Jan Hoentschel; Thomas Feudel; Thilo Scheiper; Rolf Stephan; Martin Gerhadt; Stephan Krugel; Michael Raab
We present an overview of partially-depleted silicon-on-insulator (PD-SOI) CMOS transistor technologies for high-performance microprocessors. To achieve a “high performance per watt” figure of merit, transistor technology elements like PD-SOI, strained Si, aggressive junction scaling, and asymmetric devices need hand-in-hand development with multiple-core and power-efficient designs. These techniques have been developed, applied, and optimized for 45nm SOI volume manufacturing at GLOBALFOUNDRIES in Dresden. To enable further transistor scaling to 32nm design rules, high-K metal-gate (HKMG) technology is key. Gate-first and replacement-gate HKMG integration as well as future strained Si technologies like strained silicon directly bonded on SOI and embedded Si:C are discussed.
Archive | 2009
Andy Wei; Robert Mulfinger; Thilo Scheiper; Thorsten Kammler
Archive | 2011
Thilo Scheiper; Andy Wei
Archive | 2010
Jan Hoentschel; Sven Beyer; Thilo Scheiper; Uwe Griebenow
Archive | 2011
Andy Wei; Vivien Schroeder; Thilo Scheiper; Thomas Werner; Johannes Groschopf
Archive | 2012
Jan Hoentschel; Shiang Yang Ong; Stefan Flachowsky; Thilo Scheiper
Archive | 2010
Jan Hoentschel; Andreas Kurz; Uwe Griebenow; Thilo Scheiper
Archive | 2011
Thilo Scheiper; Stefan Flachowsky; Jan Hoentschel
Archive | 2013
Uwe Griebenow; Jan Hoentschel; Thilo Scheiper; Sven Beyer
Archive | 2010
Thilo Scheiper; Andy Wei; Martin Trentzsch