Yohan Joly
STMicroelectronics
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Yohan Joly.
ieee international conference on solid-state and integrated circuit technology | 2010
Yohan Joly; Laurent Lopez; Jean-Michel Portal; H. Aziza; Y. Bert; Franck Julien; Pascal Fornara
Analog circuit designs are often biased to work in sub-threshold mode with good gate-source voltage matching performances. Depending on the process, hump effect may change the MOS characteristics for negative Bulk-Source Voltage (VBS) and have a slight impact for VBS=0V. To model the hump effect, two narrow parasitic MOS are introduced in parallel with the main device. To accurately simulate matching degradation in sub-threshold mode, these parasitic transistors, in case of hump effect, have to be considered.
IEEE Transactions on Electron Devices | 2013
Yohan Joly; Laurent Lopez; Laurent Truphemus; Jean-Michel Portal; Hassen Aziza; Franck Julien; Pascal Fornara; P. Masson; Jean-Luc Ogier; Y. Bert
On CMOS technology, some process steps can create a parasitic phenomenon named “hump effect.” This parasitic effect can have a strong impact on gate voltage matching of differential pairs and, as a consequence, on analog circuit performances. In this context, several solutions to limit or remove this hump effect are proposed and described. Silicon data obtained at package and wafer levels for different temperatures are analyzed.
international conference on microelectronic test structures | 2012
Yohan Joly; Laurent Lopez; J.-M. Portal; H. Aziza; Y. Bert; Franck Julien; Pascal Fornara
Low power analog applications are often designed under threshold and can be degraded by hump effect. This effect is explained through device dimensions and body bias studies. A MOSFET matching improvement in sub-threshold area is demonstrated with active “multi-fingers” test structure.
european solid state device research conference | 2011
Yohan Joly; Laurent Lopez; Jean-Michel Portal; H. Aziza; P. Masson; J.-L. Ogier; Y. Bert; Franck Julien; Pascal Fornara
Low power analog circuits needs large and short MOSFETs biased in the sub-threshold area with good performances in terms of matching. In order to reach these specifications, octagonal transistors are proposed. Due to their design, these transistors avoid hump effect. As a consequence, gate-source voltage matching under-threshold is always at its best level. Moreover, the paper shows the device robustness to hot carrier stress is improved on octagonal NMOS; VT matching degradation due to hot carrier stress is also improved with an octagonal design.
Microelectronics Reliability | 2011
Yohan Joly; Laurent Lopez; Jean Michel Portal; H. Aziza; Jean-Luc Ogier; Y. Bert; Franck Julien; Pascal Fornara
Device degradation modelling is more and more important for reliable circuit design. On MOSFET, the threshold voltage drift in time can lead to circuit performance degradation. In this study, VT shift due to Hot Carrier Injection stress is accelerated on small width devices. VT matching is also degraded during stress as a function of VT deterioration. This width dependence allows explaining gate voltage matching behavior in the sub-threshold area used in low power analog applications.
international symposium on circuits and systems | 2011
Yohan Joly; L. Truphemus; Laurent Lopez; Jean Michel Portal; H. Aziza; Franck Julien; Pascal Fornara
Analog circuit designs are often biased to work in sub-threshold mode for low power constraints and for better gate-source voltage matching performances. Depending on process, hump effect may change MOS characteristics for negative Bulk-Source Voltage (VBS) and have a slight impact for VBS=0V. Actually, even without body effect, hump mainly degrades MOS matching performances in the sub-threshold area with significant temperature dependence. Thus, in order to accurately simulate bandgap performances, modeling of hump effect has to be considered.
international conference on design and technology of integrated systems in nanoscale era | 2011
Yohan Joly; J. Delalleau; Laurent Lopez; J.-M. Portal; H. Aziza; Y. Bert; Franck Julien; Pascal Fornara
This paper demonstrates how poly-Silicon gate pre-doping implantation impacts MOS matching performances. Measurements are performed on test structures (MOS pairs / capacitors) and analog circuits, using five different processes with pre-doping implantation energy variation (from 35 to 10 KeV) and tilt variation (7° and 25°). TCAD simulations validate a channel counter-doping due to high pre-doping implantation energy causing mismatch degradation.
Electronics Letters | 2012
Yohan Joly; Laurent Lopez; J.-M. Portal; Hassen Aziza; P. Masson; J.-L. Ogier; Y. Bert; Franck Julien; Pascal Fornara
Archive | 2014
Bruno Gailhard; Yohan Joly
Archive | 2014
Bruno Gailhard; Yohan Joly